source: trunk/src/os2ahci/os2ahci.h@ 123

Last change on this file since 123 was 123, checked in by Markus Thielen, 14 years ago

renamed 'cvprintf' to 'ciprintf' to avoid confusion with vprintf-like funcs

File size: 25.6 KB
Line 
1/******************************************************************************
2 * os2ahci.h - main header file for os2ahci driver
3 *
4 * Copyright (c) 2011 thi.guten Software Development
5 * Copyright (c) 2011 Mensys B.V.
6 *
7 * Authors: Christian Mueller, Markus Thielen
8 *
9 * Parts copied from/inspired by the Linux AHCI driver;
10 * those parts are (c) Linux AHCI/ATA maintainers
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 */
26
27/* ----------------------------- include files ----------------------------- */
28
29/* IMPORTANT NOTE: The DDK headers require tight structure packing and this
30 * is controlled via compiler parameters. Thus, all stuctures in os2ahci.sys
31 * are expected to be byte-aligned without the need of explicit pragma pack()
32 * directives. Where possible, the structures are layed out such that words
33 * and dwords are aligned at least on 2-byte boundaries.
34 */
35
36#define INCL_NOPMAPI
37#define INCL_DOSINFOSEG
38#define INCL_NO_SCB
39#define INCL_DOSERRORS
40#include <os2.h>
41#include <dos.h>
42#include <bseerr.h>
43#include <dskinit.h>
44#include <scb.h>
45
46#include <devhdr.h>
47#include <iorb.h>
48#include <strat2.h>
49#include <reqpkt.h>
50
51#ifdef __WATCOMC__
52/* include WATCOM specific DEVHELP stubs */
53#include <devhelp.h>
54#else
55#include <dhcalls.h>
56#endif
57
58#include <addcalls.h>
59#include <rmcalls.h>
60#include <devclass.h>
61#include <devcmd.h>
62#include <rmbase.h>
63
64#include "ahci.h"
65#include "version.h"
66
67/* -------------------------- macros and constants ------------------------- */
68
69#define MAX_AD 8 /* maximum number of adapters */
70
71/* Timer pool size. In theory, we need one timer per outstanding command plus
72 * a few miscellaneous timers but it's unlikely we'll ever have outstanding
73 * commands on all devices on all ports on all apapters -- this would be
74 * 8 * 32 * 32 = 8192 outstanding commands on a maximum of 8 * 32 * 15 = 3840
75 * devices and that's a bit of an exaggeration. It should be more than enough
76 * to have 128 timers.
77 */
78#define TIMER_COUNT 128
79#define TIMER_POOL_SIZE (sizeof(ADD_TIMER_POOL) + \
80 TIMER_COUNT * sizeof(ADD_TIMER_DATA))
81
82/* default command timeout (can be overwritten in the IORB) */
83#define DEFAULT_TIMEOUT 30000
84
85/* Maximum number of retries for commands in the restart/reset context hooks.
86 *
87 * Please note that the corresponding variable in the ADD workspace is a bit
88 * field, thus increasing this value means increasing the size of the bit
89 * field. At the time of writing this comment the 'retries' variable was 2
90 * bits wide (i.e. a maximum number of 3 retries) and there was exactly one
91 * bit left before the ADD workspace structure would become too large...
92 */
93#define MAX_RETRIES 3
94
95/* max/min macros */
96#define max(a, b) (a) > (b) ? (a) : (b)
97#define min(a, b) (a) < (b) ? (a) : (b)
98
99/* debug output macros */
100#define dprintf if (debug > 0) printf
101#define dphex if (debug > 0) phex
102#define ddprintf if (debug > 1) printf
103#define ddphex if (debug > 1) phex
104#define dddprintf if (debug > 2) printf
105#define dddphex if (debug > 2) phex
106
107/* verbosity console print macros
108 * (we use 'i' in ciprintf here to avoid name clash
109 * with vprintf-like funcs)
110 */
111#define ciprintf if (verbosity > 0) cprintf
112#define ciiprintf if (verbosity > 1) cprintf
113
114/* TRACE macros (for our internal ring buffer trace) */
115#define TRACE_ACTIVE (debug > 0 && com_base == 0)
116
117/* adapter number from AD_INFO pointer; mainly for dprintf() purposes */
118#define ad_no(ai) (((u16) ai - (u16) ad_infos) / sizeof(*ai))
119
120/* Convert far function address into NPFN (the DDK needs this all over the
121 * place and just casting to NPFN will produce a "segment lost in conversion"
122 * warning. Since casting to a u32 is a bit nasty for function pointers and
123 * might have to be revised for different compilers, we'll use a central
124 * macro for this crap.
125 */
126#define mk_NPFN(func) (NPFN) (u32) (func)
127
128/* stdarg.h macros with explicit far pointers
129 *
130 * NOTE: The compiler pushes fixed arguments with 16 bits minimum, thus
131 * the last fixed argument (i.e. the one passed to va_start) must
132 * have at least 16 bits. Otherwise, the address calculation in
133 * va_start() will fail.
134 */
135typedef char _far *va_list;
136#define va_start(va, last) va = (va_list) (&last + 1)
137#define va_arg(va, type) ((type _far *) (va += sizeof(type)))[-1]
138#define va_end(va) va = 0
139
140/* ctype macros */
141#define isupper(ch) ((ch) >= 'A' && (ch) <= 'Z')
142#define tolower(ch) (isupper(ch) ? (ch) + ('a' - 'A') : (ch))
143
144/* stddef macros */
145#define offsetof(s, e) ((u16) &((s *) 0)->e)
146
147/* SMP spinlock compatibility macros for older DDKs using CLI/STI */
148#ifndef OS2AHCI_SMP
149#define DevHelp_CreateSpinLock(p_sph) *(p_sph) = 0
150#define DevHelp_FreeSpinLock(sph) 0
151
152#define DevHelp_AquireSpinLock(sph) if ((sph) != 0) \
153 panic("recursive spinlock"); \
154 (sph) = disable()
155
156#define DevHelp_ReleaseSpinLock(sph) if (sph) { \
157 (sph) = 0; \
158 enable(); \
159 }
160#endif
161
162/* shortcut macros */
163#define spin_lock(sl) DevHelp_AquireSpinLock(sl)
164#define spin_unlock(sl) DevHelp_ReleaseSpinLock(sl)
165
166/* Get AHCI port MMIO base from AD_INFO and port number. For the time being,
167 * MMIO addresses are assumed to be valid 16:16 pointers which implies
168 * that one GDT selector is allocated per adapter.
169 */
170#define port_base(ai, p) ((u8 _far *) (ai)->mmio + 0x100 + (p) * 0x80)
171
172/* Get address of port-specific DMA scratch buffer. The total size of all DMA
173 * buffers required for 32 ports exceeds 65536 bytes, thus we need multiple
174 * GDT selectors to access all port DMA scratch buffers and some logic to map
175 * a port number to the corresponding DMA scratch buffer address.
176 */
177#define PORT_DMA_BUFS_PER_SEG ((size_t) (65536UL / AHCI_PORT_PRIV_DMA_SZ))
178#define PORT_DMA_BUF_SEGS ((AHCI_MAX_PORTS + PORT_DMA_BUFS_PER_SEG - 1) \
179 / PORT_DMA_BUFS_PER_SEG)
180#define PORT_DMA_SEG_SIZE ((u32) PORT_DMA_BUFS_PER_SEG * \
181 (u32) AHCI_PORT_PRIV_DMA_SZ)
182
183#define port_dma_base(ai, p) \
184 ((AHCI_PORT_DMA _far *) ((ai)->dma_buf[(p) / PORT_DMA_BUFS_PER_SEG] + \
185 ((p) % PORT_DMA_BUFS_PER_SEG) * AHCI_PORT_PRIV_DMA_SZ))
186
187#define port_dma_base_phys(ai, p) \
188 ((ai)->dma_buf_phys + (u32) (p) * AHCI_PORT_PRIV_DMA_SZ)
189
190/* Convert an SATA adapter/port/device address into a 16-bit IORB unit handle
191 * (and the other way round). The mapping looks like this:
192 *
193 * mapping comment
194 * -----------------------------------------------------------------------
195 * 4 bits for the adapter current max is 8 adapters
196 * 4 bits for the port AHCI spec defines up to 32 ports
197 * 4 bits for the device SATA spec defines up to 15 devices behind PMP
198 */
199#define iorb_unit(a, p, d) ((((u16) (a) & 0x0fU) << 8) | \
200 (((u16) (p) & 0x0fU) << 4) | \
201 (((u16) (d) & 0x0fU)))
202#define iorb_unit_adapter(iorb) (((u16) (iorb)->UnitHandle >> 8) & 0x07U)
203#define iorb_unit_port(iorb) (((u16) (iorb)->UnitHandle >> 4) & 0x0fU)
204#define iorb_unit_device(iorb) ((u16) (iorb)->UnitHandle & 0x0fU)
205
206/*******************************************************************************
207 * Convenience macros for IORB processing functions
208 */
209/* is this IORB on driver or port level? */
210#define iorb_driver_level(iorb) ((iorb)->CommandCode == IOCC_CONFIGURATION)
211
212/* is this IORB to be inserted at the beginnig of the IORB queue? */
213#define iorb_priority(iorb) ((iorb)->CommandCode == IOCC_DEVICE_CONTROL && \
214 (iorb)->CommandModifier == IOCM_ABORT))
215
216/* access IORB ADD workspace */
217#define add_workspace(iorb) ((ADD_WORKSPACE _far *) &(iorb)->ADDWorkSpace)
218
219
220
221/******************************************************************************
222 * PCI generic IDs and macros
223 */
224#define PCI_ANY_ID 0xffffU
225#define PCI_VDEVICE(vendor, device) PCI_VENDOR_ID_##vendor, (device), \
226 PCI_ANY_ID, PCI_ANY_ID, 0, 0
227
228/******************************************************************************
229 * PCI vendor IDs for AHCI adapters known to this driver (copied from Linux
230 * pci_ids.h)
231 */
232#define PCI_VENDOR_ID_AL 0x10b9
233#define PCI_VENDOR_ID_AMD 0x1022
234#define PCI_VENDOR_ID_AT 0x1259
235#define PCI_VENDOR_ID_ATI 0x1002
236#define PCI_VENDOR_ID_ATT 0x11c1
237#define PCI_VENDOR_ID_CMD 0x1095
238#define PCI_VENDOR_ID_CT 0x102c
239#define PCI_VENDOR_ID_INTEL 0x8086
240#define PCI_VENDOR_ID_INITIO 0x1101
241#define PCI_VENDOR_ID_JMICRON 0x197B
242#define PCI_VENDOR_ID_MARVELL 0x11ab
243#define PCI_VENDOR_ID_NVIDIA 0x10de
244#define PCI_VENDOR_ID_PROMISE 0x105a
245#define PCI_VENDOR_ID_SI 0x1039
246#define PCI_VENDOR_ID_VIA 0x1106
247
248/******************************************************************************
249 * PCI class IDs we're interested in (copied from Linux pci_ids.h)
250 */
251#define PCI_BASE_CLASS_STORAGE 0x01
252#define PCI_CLASS_STORAGE_SCSI 0x0100
253#define PCI_CLASS_STORAGE_IDE 0x0101
254#define PCI_CLASS_STORAGE_FLOPPY 0x0102
255#define PCI_CLASS_STORAGE_IPI 0x0103
256#define PCI_CLASS_STORAGE_RAID 0x0104
257#define PCI_CLASS_STORAGE_SATA 0x0106
258#define PCI_CLASS_STORAGE_SATA_AHCI 0x010601
259#define PCI_CLASS_STORAGE_SAS 0x0107
260#define PCI_CLASS_STORAGE_OTHER 0x0180
261
262/******************************************************************************
263 * ANSI color code constants
264 */
265#define ANSI_CLR_BRIGHT "\x1b[1m"
266#define ANSI_CLR_RED "\x1b[31m"
267#define ANSI_CLR_GREEN "\x1b[32m"
268#define ANSI_CLR_BLUE "\x1b[34m"
269#define ANSI_CLR_CYAN "\x1b[36m"
270#define ANSI_CLR_WHITE "\x1b[37m"
271#define ANSI_RESET "\x1b[0m"
272
273
274/* ------------------------ typedefs and structures ------------------------ */
275
276typedef unsigned int size_t;
277
278/* PCI device information structure; this is used both for scanning and for
279 * identification purposes in 'AD_INFO'; based on the Linux pci_device_id
280 * structure but hard-wired to use board_* constants for 'driver_data'
281 */
282typedef struct {
283 u16 vendor; /* PCI device vendor/manufacturer */
284 u16 device; /* PCI device ID inside vendor scope */
285 u16 subvendor; /* subsystem vendor (unused so far) */
286 u16 subdevice; /* subsystem device (unused so far) */
287 u32 class; /* PCI device class */
288 u32 class_mask; /* bits to match when scanning for 'class' */
289 u32 board; /* AHCI controller board type (board_* constants) */
290 char *chipname; /* human readable chip ID string */
291} PCI_ID;
292
293/* IORB queue; since IORB queues are updated at interrupt time, the
294 * corresponding pointers (not the data they point to) need to be volatile.
295 */
296typedef struct {
297 IORBH _far *volatile root; /* root of request list */
298 IORBH _far *volatile tail; /* tail of request list */
299} IORB_QUEUE;
300
301/* port information structure */
302typedef struct {
303 IORB_QUEUE iorb_queue; /* IORB queue for this port */
304 unsigned dev_max : 4; /* maximum device number on this port (0-15) */
305 unsigned cmd_slot : 5; /* current command slot index (using round-
306 * robin indexes to prevent starvation) */
307
308 volatile u32 ncq_cmds; /* bitmap for NCQ commands issued */
309 volatile u32 reg_cmds; /* bitmap for regular commands issued */
310
311 struct {
312 unsigned allocated : 1; /* if != 0, device is allocated */
313 unsigned present : 1; /* if != 0, device is present */
314 unsigned lba48 : 1; /* if != 0, device supports 48-bit LBA */
315 unsigned atapi : 1; /* if != 0, this is an ATAPI device */
316 unsigned atapi_16 : 1; /* if != 0, device suports 16-byte cmds */
317 unsigned removable : 1; /* if != 0, device has removable media */
318 unsigned dev_type : 5; /* device type (UIB_TYPE_* in iorb.h) */
319 unsigned ncq_max : 5; /* maximum tag number for queued commands */
320 UNITINFO _far *unit_info; /* pointer to modified unit info */
321 } devs[15];
322} P_INFO;
323
324/* adapter information structure */
325typedef struct {
326 PCI_ID *pci; /* pointer to corresponding PCI ID */
327
328 unsigned port_max : 5; /* maximum port number (0-31) */
329 unsigned cmd_max : 5; /* maximum cmd slot number (0-31) */
330 unsigned port_scan_done : 1; /* if != 0, port scan already done */
331 unsigned busy : 1; /* if != 0, adapter is busy */
332
333 u32 port_map; /* bitmap of active ports */
334
335 /* initial adapter configuration from BIOS */
336 u32 bios_config[HOST_CAP2 / sizeof(u32) + 1];
337
338 u32 cap; /* working copy of CAP register */
339 u32 cap2; /* working copy of CAP2 register */
340 u32 flags; /* adapter flags */
341
342 HRESOURCE rm_adh; /* resource handle for adapter */
343 HRESOURCE rm_bars[6]; /* resource handle for MMIO and I/O BARs */
344 HRESOURCE rm_irq; /* resource handle for IRQ */
345
346 u8 bus; /* PCI bus number */
347 u8 dev_func; /* PCI device and function number */
348 u16 irq; /* interrupt number */
349
350 u32 mmio_phys; /* physical address of MMIO region */
351 u32 mmio_size; /* size of MMIO region */
352 u8 _far *mmio; /* pointer to this adapter's MMIO region */
353
354 u32 dma_buf_phys; /* physical address of DMA scratch buffer */
355 u8 _far *dma_buf[PORT_DMA_BUF_SEGS]; /* DMA scatch buffer */
356
357 P_INFO ports[AHCI_MAX_PORTS]; /* SATA ports on this adapter */
358} AD_INFO;
359
360/* ADD workspace in IORB (must not exceed 16 bytes) */
361typedef struct {
362 void (*ppfunc)(IORBH _far *iorb); /* post-processing function */
363 void *buf; /* response buffer (e.g. for identify cmds) */
364 ULONG timer; /* timer for timeout procesing */
365 USHORT blocks; /* number of blocks to be transferred */
366 unsigned processing : 1; /* IORB is being processd */
367 unsigned idempotent : 1; /* IORB is idempotent (can be retried) */
368 unsigned queued_hw : 1; /* IORB has been queued to hardware */
369 unsigned no_ncq : 1; /* must not use native command queuing */
370 unsigned is_ncq : 1; /* should use native command queueing */
371 unsigned complete : 1; /* IORB has completed processing */
372 unsigned unaligned : 1; /* unaligned S/G; need to use transfer buffer */
373 unsigned retries : 2; /* number of retries for this command */
374 unsigned cmd_slot : 5; /* AHCI command slot for this IORB */
375} ADD_WORKSPACE;
376
377/* sg_memcpy() direction */
378typedef enum {
379 SG_TO_BUF, /* copy from S/G list to buffer */
380 BUF_TO_SG /* copy from buffer to S/G list */
381} SG_MEMCPY_DIRECTION;
382
383/* -------------------------- function prototypes -------------------------- */
384
385/* init.asm */
386extern u32 _cdecl readl (void _far *addr);
387extern u32 _cdecl writel (void _far *addr, u32 val);
388extern void _far * _cdecl memcpy (void _far *v_dst, void _far *v_src, int len);
389extern void _far * _cdecl memset (void _far *p, int ch, size_t len);
390extern void _cdecl _far restart_hook (void);
391extern void _cdecl _far reset_hook (void);
392extern void _cdecl _far engine_hook (void);
393
394/* os2ahci.c */
395extern USHORT init_drv (RPINITIN _far *req);
396extern USHORT gen_ioctl (RP_GENIOCTL _far *ioctl);
397extern USHORT char_dev_input (RP_RWV _far *rwrb);
398extern USHORT exit_drv (int func);
399extern void _cdecl _far _loadds add_entry (IORBH _far *iorb);
400extern void trigger_engine (void);
401extern int trigger_engine_1 (void);
402extern void send_iorb (IORBH _far *iorb);
403extern void iocc_configuration (IORBH _far *iorb);
404extern void iocc_device_control (IORBH _far *iorb);
405extern void iocc_unit_control (IORBH _far *iorb);
406extern void iocm_device_table (IORBH _far *iorb);
407extern void iocc_geometry (IORBH _far *iorb);
408extern void iocc_execute_io (IORBH _far *iorb);
409extern void iocc_unit_status (IORBH _far *iorb);
410extern void iocc_adapter_passthru (IORBH _far *iorb);
411extern void iorb_queue_add (IORB_QUEUE _far *queue, IORBH _far *iorb);
412extern int iorb_queue_del (IORB_QUEUE _far *queue, IORBH _far *iorb);
413extern void iorb_seterr (IORBH _far *iorb, USHORT error_code);
414extern void iorb_done (IORBH _far *iorb);
415extern void iorb_complete (IORBH _far *iorb);
416extern void iorb_requeue (IORBH _far *iorb);
417extern void aws_free (ADD_WORKSPACE _far *aws);
418extern void lock_adapter (AD_INFO *ai);
419extern void unlock_adapter (AD_INFO *ai);
420extern void _cdecl _far timeout_callback (ULONG timer_handle, ULONG p1, ULONG p2);
421extern void _cdecl _far reset_watchdog (ULONG timer_handle, ULONG p1, ULONG p2);
422
423/* ahci.c */
424extern int ahci_save_bios_config (AD_INFO *ai);
425extern int ahci_restore_bios_config (AD_INFO *ai);
426extern int ahci_restore_initial_config (AD_INFO *ai);
427extern AHCI_PORT_CFG *ahci_save_port_config (AD_INFO *ai, int p);
428extern void ahci_restore_port_config (AD_INFO *ai, int p,
429 AHCI_PORT_CFG *pc);
430extern int ahci_enable_ahci (AD_INFO *ai);
431extern int ahci_scan_ports (AD_INFO *ai);
432extern int ahci_complete_init (AD_INFO *ai);
433extern int ahci_reset_port (AD_INFO *ai, int p, int ei);
434extern int ahci_start_port (AD_INFO *ai, int p, int ei);
435extern void ahci_start_fis_rx (AD_INFO *ai, int p);
436extern void ahci_start_engine (AD_INFO *ai, int p);
437extern int ahci_stop_port (AD_INFO *ai, int p);
438extern int ahci_stop_fis_rx (AD_INFO *ai, int p);
439extern int ahci_stop_engine (AD_INFO *ai, int p);
440extern int ahci_port_busy (AD_INFO *ai, int p);
441extern void ahci_exec_iorb (IORBH _far *iorb, int ncq_capable,
442 int (*func)(IORBH _far *, int));
443extern void ahci_exec_polled_iorb (IORBH _far *iorb,
444 int (*func)(IORBH _far *, int),
445 ULONG timeout);
446extern int ahci_exec_polled_cmd (AD_INFO *ai, int p, int d,
447 int timeout, int cmd, ...);
448extern int ahci_set_dev_idle (AD_INFO *ai, int p, int d, int idle);
449extern int ahci_flush_cache (AD_INFO *ai, int p, int d);
450
451extern int ahci_intr (u16 irq);
452extern void ahci_port_intr (AD_INFO *ai, int p);
453extern void ahci_error_intr (AD_INFO *ai, int p, u32 irq_stat);
454
455extern void ahci_get_geometry (IORBH _far *iorb);
456extern void ahci_unit_ready (IORBH _far *iorb);
457extern void ahci_read (IORBH _far *iorb);
458extern void ahci_verify (IORBH _far *iorb);
459extern void ahci_write (IORBH _far *iorb);
460extern void ahci_execute_cdb (IORBH _far *iorb);
461extern void ahci_execute_ata (IORBH _far *iorb);
462
463/* libc.c */
464extern void init_libc (void);
465extern void init_com (void);
466extern int vsprintf (char _far *buf, const char *fmt, va_list va);
467extern int sprintf (char _far *buf, const char *fmt, ...);
468extern void vfprintf (const char *fmt, va_list va);
469extern void _cdecl printf (const char *fmt, ...);
470extern void cprintf (const char *fmt, ...);
471extern void phex (const void _far *p, int len, const char *fmt, ...);
472extern size_t strlen (const char _far *s);
473extern char _far *strcpy (char _far *dst, const char _far *src);
474extern int memcmp (void _far *p1, void _far *p2, size_t len);
475extern void sg_memcpy (SCATGATENTRY _far *sg_list, USHORT sg_cnt,
476 ULONG sg_off, void _far *buf, USHORT len,
477 SG_MEMCPY_DIRECTION dir);
478extern long strtol (const char _far *buf,
479 const char _far * _far *ep, int base);
480extern void *malloc (size_t len);
481extern void free (void *ptr);
482extern ULONG virt_to_phys (void _far *ptr);
483extern void mdelay_cal (void);
484extern void mdelay (u32 millies);
485extern void msleep (u32 millies);
486extern void panic (char *msg);
487extern int disable (void);
488extern void enable (void);
489
490/* trace.c */
491extern void trace_init (void);
492extern void trace_exit (void);
493extern void trace_write (u8 _far *s, int len);
494extern u16 trace_read (void _far *buf, u16 cb_buf);
495extern u16 trace_bytes_avail(void);
496extern u16 trace_char_dev(RP_RWV _far *rwrb);
497
498/* pci.c */
499extern int add_pci_id (u16 vendor, u16 device);
500extern void scan_pci_bus (void);
501extern int pci_enable_int (UCHAR bus, UCHAR dev_func);
502extern void pci_hack_virtualbox(void);
503extern char *vendor_from_id (u16 vendor);
504extern char *device_from_id (u16 device);
505
506/* ctxhook.c */
507extern void _cdecl restart_ctxhook (ULONG parm);
508extern void _cdecl reset_ctxhook (ULONG parm);
509extern void _cdecl engine_ctxhook (ULONG parm);
510
511/* apm.c */
512extern void apm_init (void);
513extern void apm_suspend (void);
514extern void apm_resume (void);
515
516/* ioctl.c */
517extern USHORT ioctl_get_devlist (RP_GENIOCTL _far *ioctl);
518extern USHORT ioctl_passthrough (RP_GENIOCTL _far *ioctl);
519
520
521/* ---------------------------- global variables --------------------------- */
522
523extern char _cdecl end_of_data; /* label at the end of all data segments */
524extern void _cdecl _near end_of_code(); /* label at the end of all code segments */
525
526extern int debug; /* if != 0, print debug messages to COM1 */
527extern int thorough_scan; /* if != 0, perform thorough PCI scan */
528extern int init_reset; /* if != 0, reset ports during init */
529extern int verbosity; /* if != 0, show some info during boot */
530
531extern HDRIVER rm_drvh; /* resource manager driver handle */
532extern USHORT add_handle; /* adapter device driver handle */
533extern UCHAR timer_pool[]; /* timer pool */
534extern char drv_name[]; /* driver name as string ("OS2AHCI") */
535
536extern PCI_ID pci_ids[]; /* SATA adapter PCI IDs */
537extern ULONG drv_lock; /* driver-level spinlock */
538extern ULONG com_lock; /* debug log spinlock */
539extern IORB_QUEUE driver_queue; /* driver-level IORB queue */
540extern AD_INFO ad_infos[]; /* adapter information list */
541extern int ad_info_cnt; /* number of entries in ad_infos[] */
542extern u16 ad_ignore; /* bitmap with adapters to be ignored */
543extern int init_complete; /* if != 0, initialization has completed */
544
545extern u16 com_base; /* debug COM port base address */
546
547/* port restart context hook and input data */
548extern ULONG restart_ctxhook_h;
549extern volatile u32 ports_to_restart[MAX_AD];
550
551/* port reset context hook and input data */
552extern ULONG reset_ctxhook_h;
553extern ULONG th_reset_watchdog;
554extern volatile u32 ports_to_reset[MAX_AD];
555extern IORB_QUEUE abort_queue;
556
557/* trigger engine context hook and input data */
558extern ULONG engine_ctxhook_h;
559
560/* apapter/port-specific options saved when parsing the command line */
561extern u8 emulate_scsi[MAX_AD][AHCI_MAX_PORTS];
562extern u8 enable_ncq[MAX_AD][AHCI_MAX_PORTS];
563extern u8 link_speed[MAX_AD][AHCI_MAX_PORTS];
564extern u8 link_power[MAX_AD][AHCI_MAX_PORTS];
565extern u8 track_size[MAX_AD][AHCI_MAX_PORTS];
566
Note: See TracBrowser for help on using the repository browser.