source: trunk/src/os2ahci/os2ahci.h@ 122

Last change on this file since 122 was 122, checked in by Markus Thielen, 14 years ago
  • added support for /q switch (#7)
  • added cv#printf macros to support verbosity setting from command line
File size: 25.6 KB
Line 
1/******************************************************************************
2 * os2ahci.h - main header file for os2ahci driver
3 *
4 * Copyright (c) 2011 thi.guten Software Development
5 * Copyright (c) 2011 Mensys B.V.
6 *
7 * Authors: Christian Mueller, Markus Thielen
8 *
9 * Parts copied from/inspired by the Linux AHCI driver;
10 * those parts are (c) Linux AHCI/ATA maintainers
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 */
26
27/* ----------------------------- include files ----------------------------- */
28
29/* IMPORTANT NOTE: The DDK headers require tight structure packing and this
30 * is controlled via compiler parameters. Thus, all stuctures in os2ahci.sys
31 * are expected to be byte-aligned without the need of explicit pragma pack()
32 * directives. Where possible, the structures are layed out such that words
33 * and dwords are aligned at least on 2-byte boundaries.
34 */
35
36#define INCL_NOPMAPI
37#define INCL_DOSINFOSEG
38#define INCL_NO_SCB
39#define INCL_DOSERRORS
40#include <os2.h>
41#include <dos.h>
42#include <bseerr.h>
43#include <dskinit.h>
44#include <scb.h>
45
46#include <devhdr.h>
47#include <iorb.h>
48#include <strat2.h>
49#include <reqpkt.h>
50
51#ifdef __WATCOMC__
52/* include WATCOM specific DEVHELP stubs */
53#include <devhelp.h>
54#else
55#include <dhcalls.h>
56#endif
57
58#include <addcalls.h>
59#include <rmcalls.h>
60#include <devclass.h>
61#include <devcmd.h>
62#include <rmbase.h>
63
64#include "ahci.h"
65#include "version.h"
66
67/* -------------------------- macros and constants ------------------------- */
68
69#define MAX_AD 8 /* maximum number of adapters */
70
71/* Timer pool size. In theory, we need one timer per outstanding command plus
72 * a few miscellaneous timers but it's unlikely we'll ever have outstanding
73 * commands on all devices on all ports on all apapters -- this would be
74 * 8 * 32 * 32 = 8192 outstanding commands on a maximum of 8 * 32 * 15 = 3840
75 * devices and that's a bit of an exaggeration. It should be more than enough
76 * to have 128 timers.
77 */
78#define TIMER_COUNT 128
79#define TIMER_POOL_SIZE (sizeof(ADD_TIMER_POOL) + \
80 TIMER_COUNT * sizeof(ADD_TIMER_DATA))
81
82/* default command timeout (can be overwritten in the IORB) */
83#define DEFAULT_TIMEOUT 30000
84
85/* Maximum number of retries for commands in the restart/reset context hooks.
86 *
87 * Please note that the corresponding variable in the ADD workspace is a bit
88 * field, thus increasing this value means increasing the size of the bit
89 * field. At the time of writing this comment the 'retries' variable was 2
90 * bits wide (i.e. a maximum number of 3 retries) and there was exactly one
91 * bit left before the ADD workspace structure would become too large...
92 */
93#define MAX_RETRIES 3
94
95/* max/min macros */
96#define max(a, b) (a) > (b) ? (a) : (b)
97#define min(a, b) (a) < (b) ? (a) : (b)
98
99/* debug output macros */
100#define dprintf if (debug > 0) printf
101#define dphex if (debug > 0) phex
102#define ddprintf if (debug > 1) printf
103#define ddphex if (debug > 1) phex
104#define dddprintf if (debug > 2) printf
105#define dddphex if (debug > 2) phex
106
107/* verbosity console print macros */
108#define cvprintf if (verbosity > 0) cprintf
109#define cvvprintf if (verbosity > 1) cprintf
110
111/* TRACE macros (for our internal ring buffer trace) */
112#define TRACE_ACTIVE (debug > 0 && com_base == 0)
113
114/* adapter number from AD_INFO pointer; mainly for dprintf() purposes */
115#define ad_no(ai) (((u16) ai - (u16) ad_infos) / sizeof(*ai))
116
117/* Convert far function address into NPFN (the DDK needs this all over the
118 * place and just casting to NPFN will produce a "segment lost in conversion"
119 * warning. Since casting to a u32 is a bit nasty for function pointers and
120 * might have to be revised for different compilers, we'll use a central
121 * macro for this crap.
122 */
123#define mk_NPFN(func) (NPFN) (u32) (func)
124
125/* stdarg.h macros with explicit far pointers
126 *
127 * NOTE: The compiler pushes fixed arguments with 16 bits minimum, thus
128 * the last fixed argument (i.e. the one passed to va_start) must
129 * have at least 16 bits. Otherwise, the address calculation in
130 * va_start() will fail.
131 */
132typedef char _far *va_list;
133#define va_start(va, last) va = (va_list) (&last + 1)
134#define va_arg(va, type) ((type _far *) (va += sizeof(type)))[-1]
135#define va_end(va) va = 0
136
137/* ctype macros */
138#define isupper(ch) ((ch) >= 'A' && (ch) <= 'Z')
139#define tolower(ch) (isupper(ch) ? (ch) + ('a' - 'A') : (ch))
140
141/* stddef macros */
142#define offsetof(s, e) ((u16) &((s *) 0)->e)
143
144/* SMP spinlock compatibility macros for older DDKs using CLI/STI */
145#ifndef OS2AHCI_SMP
146#define DevHelp_CreateSpinLock(p_sph) *(p_sph) = 0
147#define DevHelp_FreeSpinLock(sph) 0
148
149#define DevHelp_AquireSpinLock(sph) if ((sph) != 0) \
150 panic("recursive spinlock"); \
151 (sph) = disable()
152
153#define DevHelp_ReleaseSpinLock(sph) if (sph) { \
154 (sph) = 0; \
155 enable(); \
156 }
157#endif
158
159/* shortcut macros */
160#define spin_lock(sl) DevHelp_AquireSpinLock(sl)
161#define spin_unlock(sl) DevHelp_ReleaseSpinLock(sl)
162
163/* Get AHCI port MMIO base from AD_INFO and port number. For the time being,
164 * MMIO addresses are assumed to be valid 16:16 pointers which implies
165 * that one GDT selector is allocated per adapter.
166 */
167#define port_base(ai, p) ((u8 _far *) (ai)->mmio + 0x100 + (p) * 0x80)
168
169/* Get address of port-specific DMA scratch buffer. The total size of all DMA
170 * buffers required for 32 ports exceeds 65536 bytes, thus we need multiple
171 * GDT selectors to access all port DMA scratch buffers and some logic to map
172 * a port number to the corresponding DMA scratch buffer address.
173 */
174#define PORT_DMA_BUFS_PER_SEG ((size_t) (65536UL / AHCI_PORT_PRIV_DMA_SZ))
175#define PORT_DMA_BUF_SEGS ((AHCI_MAX_PORTS + PORT_DMA_BUFS_PER_SEG - 1) \
176 / PORT_DMA_BUFS_PER_SEG)
177#define PORT_DMA_SEG_SIZE ((u32) PORT_DMA_BUFS_PER_SEG * \
178 (u32) AHCI_PORT_PRIV_DMA_SZ)
179
180#define port_dma_base(ai, p) \
181 ((AHCI_PORT_DMA _far *) ((ai)->dma_buf[(p) / PORT_DMA_BUFS_PER_SEG] + \
182 ((p) % PORT_DMA_BUFS_PER_SEG) * AHCI_PORT_PRIV_DMA_SZ))
183
184#define port_dma_base_phys(ai, p) \
185 ((ai)->dma_buf_phys + (u32) (p) * AHCI_PORT_PRIV_DMA_SZ)
186
187/* Convert an SATA adapter/port/device address into a 16-bit IORB unit handle
188 * (and the other way round). The mapping looks like this:
189 *
190 * mapping comment
191 * -----------------------------------------------------------------------
192 * 4 bits for the adapter current max is 8 adapters
193 * 4 bits for the port AHCI spec defines up to 32 ports
194 * 4 bits for the device SATA spec defines up to 15 devices behind PMP
195 */
196#define iorb_unit(a, p, d) ((((u16) (a) & 0x0fU) << 8) | \
197 (((u16) (p) & 0x0fU) << 4) | \
198 (((u16) (d) & 0x0fU)))
199#define iorb_unit_adapter(iorb) (((u16) (iorb)->UnitHandle >> 8) & 0x07U)
200#define iorb_unit_port(iorb) (((u16) (iorb)->UnitHandle >> 4) & 0x0fU)
201#define iorb_unit_device(iorb) ((u16) (iorb)->UnitHandle & 0x0fU)
202
203/*******************************************************************************
204 * Convenience macros for IORB processing functions
205 */
206/* is this IORB on driver or port level? */
207#define iorb_driver_level(iorb) ((iorb)->CommandCode == IOCC_CONFIGURATION)
208
209/* is this IORB to be inserted at the beginnig of the IORB queue? */
210#define iorb_priority(iorb) ((iorb)->CommandCode == IOCC_DEVICE_CONTROL && \
211 (iorb)->CommandModifier == IOCM_ABORT))
212
213/* access IORB ADD workspace */
214#define add_workspace(iorb) ((ADD_WORKSPACE _far *) &(iorb)->ADDWorkSpace)
215
216
217
218/******************************************************************************
219 * PCI generic IDs and macros
220 */
221#define PCI_ANY_ID 0xffffU
222#define PCI_VDEVICE(vendor, device) PCI_VENDOR_ID_##vendor, (device), \
223 PCI_ANY_ID, PCI_ANY_ID, 0, 0
224
225/******************************************************************************
226 * PCI vendor IDs for AHCI adapters known to this driver (copied from Linux
227 * pci_ids.h)
228 */
229#define PCI_VENDOR_ID_AL 0x10b9
230#define PCI_VENDOR_ID_AMD 0x1022
231#define PCI_VENDOR_ID_AT 0x1259
232#define PCI_VENDOR_ID_ATI 0x1002
233#define PCI_VENDOR_ID_ATT 0x11c1
234#define PCI_VENDOR_ID_CMD 0x1095
235#define PCI_VENDOR_ID_CT 0x102c
236#define PCI_VENDOR_ID_INTEL 0x8086
237#define PCI_VENDOR_ID_INITIO 0x1101
238#define PCI_VENDOR_ID_JMICRON 0x197B
239#define PCI_VENDOR_ID_MARVELL 0x11ab
240#define PCI_VENDOR_ID_NVIDIA 0x10de
241#define PCI_VENDOR_ID_PROMISE 0x105a
242#define PCI_VENDOR_ID_SI 0x1039
243#define PCI_VENDOR_ID_VIA 0x1106
244
245/******************************************************************************
246 * PCI class IDs we're interested in (copied from Linux pci_ids.h)
247 */
248#define PCI_BASE_CLASS_STORAGE 0x01
249#define PCI_CLASS_STORAGE_SCSI 0x0100
250#define PCI_CLASS_STORAGE_IDE 0x0101
251#define PCI_CLASS_STORAGE_FLOPPY 0x0102
252#define PCI_CLASS_STORAGE_IPI 0x0103
253#define PCI_CLASS_STORAGE_RAID 0x0104
254#define PCI_CLASS_STORAGE_SATA 0x0106
255#define PCI_CLASS_STORAGE_SATA_AHCI 0x010601
256#define PCI_CLASS_STORAGE_SAS 0x0107
257#define PCI_CLASS_STORAGE_OTHER 0x0180
258
259/******************************************************************************
260 * ANSI color code constants
261 */
262#define ANSI_CLR_BRIGHT "\x1b[1m"
263#define ANSI_CLR_RED "\x1b[31m"
264#define ANSI_CLR_GREEN "\x1b[32m"
265#define ANSI_CLR_BLUE "\x1b[34m"
266#define ANSI_CLR_CYAN "\x1b[36m"
267#define ANSI_CLR_WHITE "\x1b[37m"
268#define ANSI_RESET "\x1b[0m"
269
270
271/* ------------------------ typedefs and structures ------------------------ */
272
273typedef unsigned int size_t;
274
275/* PCI device information structure; this is used both for scanning and for
276 * identification purposes in 'AD_INFO'; based on the Linux pci_device_id
277 * structure but hard-wired to use board_* constants for 'driver_data'
278 */
279typedef struct {
280 u16 vendor; /* PCI device vendor/manufacturer */
281 u16 device; /* PCI device ID inside vendor scope */
282 u16 subvendor; /* subsystem vendor (unused so far) */
283 u16 subdevice; /* subsystem device (unused so far) */
284 u32 class; /* PCI device class */
285 u32 class_mask; /* bits to match when scanning for 'class' */
286 u32 board; /* AHCI controller board type (board_* constants) */
287 char *chipname; /* human readable chip ID string */
288} PCI_ID;
289
290/* IORB queue; since IORB queues are updated at interrupt time, the
291 * corresponding pointers (not the data they point to) need to be volatile.
292 */
293typedef struct {
294 IORBH _far *volatile root; /* root of request list */
295 IORBH _far *volatile tail; /* tail of request list */
296} IORB_QUEUE;
297
298/* port information structure */
299typedef struct {
300 IORB_QUEUE iorb_queue; /* IORB queue for this port */
301 unsigned dev_max : 4; /* maximum device number on this port (0-15) */
302 unsigned cmd_slot : 5; /* current command slot index (using round-
303 * robin indexes to prevent starvation) */
304
305 volatile u32 ncq_cmds; /* bitmap for NCQ commands issued */
306 volatile u32 reg_cmds; /* bitmap for regular commands issued */
307
308 struct {
309 unsigned allocated : 1; /* if != 0, device is allocated */
310 unsigned present : 1; /* if != 0, device is present */
311 unsigned lba48 : 1; /* if != 0, device supports 48-bit LBA */
312 unsigned atapi : 1; /* if != 0, this is an ATAPI device */
313 unsigned atapi_16 : 1; /* if != 0, device suports 16-byte cmds */
314 unsigned removable : 1; /* if != 0, device has removable media */
315 unsigned dev_type : 5; /* device type (UIB_TYPE_* in iorb.h) */
316 unsigned ncq_max : 5; /* maximum tag number for queued commands */
317 UNITINFO _far *unit_info; /* pointer to modified unit info */
318 } devs[15];
319} P_INFO;
320
321/* adapter information structure */
322typedef struct {
323 PCI_ID *pci; /* pointer to corresponding PCI ID */
324
325 unsigned port_max : 5; /* maximum port number (0-31) */
326 unsigned cmd_max : 5; /* maximum cmd slot number (0-31) */
327 unsigned port_scan_done : 1; /* if != 0, port scan already done */
328 unsigned busy : 1; /* if != 0, adapter is busy */
329
330 u32 port_map; /* bitmap of active ports */
331
332 /* initial adapter configuration from BIOS */
333 u32 bios_config[HOST_CAP2 / sizeof(u32) + 1];
334
335 u32 cap; /* working copy of CAP register */
336 u32 cap2; /* working copy of CAP2 register */
337 u32 flags; /* adapter flags */
338
339 HRESOURCE rm_adh; /* resource handle for adapter */
340 HRESOURCE rm_bars[6]; /* resource handle for MMIO and I/O BARs */
341 HRESOURCE rm_irq; /* resource handle for IRQ */
342
343 u8 bus; /* PCI bus number */
344 u8 dev_func; /* PCI device and function number */
345 u16 irq; /* interrupt number */
346
347 u32 mmio_phys; /* physical address of MMIO region */
348 u32 mmio_size; /* size of MMIO region */
349 u8 _far *mmio; /* pointer to this adapter's MMIO region */
350
351 u32 dma_buf_phys; /* physical address of DMA scratch buffer */
352 u8 _far *dma_buf[PORT_DMA_BUF_SEGS]; /* DMA scatch buffer */
353
354 P_INFO ports[AHCI_MAX_PORTS]; /* SATA ports on this adapter */
355} AD_INFO;
356
357/* ADD workspace in IORB (must not exceed 16 bytes) */
358typedef struct {
359 void (*ppfunc)(IORBH _far *iorb); /* post-processing function */
360 void *buf; /* response buffer (e.g. for identify cmds) */
361 ULONG timer; /* timer for timeout procesing */
362 USHORT blocks; /* number of blocks to be transferred */
363 unsigned processing : 1; /* IORB is being processd */
364 unsigned idempotent : 1; /* IORB is idempotent (can be retried) */
365 unsigned queued_hw : 1; /* IORB has been queued to hardware */
366 unsigned no_ncq : 1; /* must not use native command queuing */
367 unsigned is_ncq : 1; /* should use native command queueing */
368 unsigned complete : 1; /* IORB has completed processing */
369 unsigned unaligned : 1; /* unaligned S/G; need to use transfer buffer */
370 unsigned retries : 2; /* number of retries for this command */
371 unsigned cmd_slot : 5; /* AHCI command slot for this IORB */
372} ADD_WORKSPACE;
373
374/* sg_memcpy() direction */
375typedef enum {
376 SG_TO_BUF, /* copy from S/G list to buffer */
377 BUF_TO_SG /* copy from buffer to S/G list */
378} SG_MEMCPY_DIRECTION;
379
380/* -------------------------- function prototypes -------------------------- */
381
382/* init.asm */
383extern u32 _cdecl readl (void _far *addr);
384extern u32 _cdecl writel (void _far *addr, u32 val);
385extern void _far * _cdecl memcpy (void _far *v_dst, void _far *v_src, int len);
386extern void _far * _cdecl memset (void _far *p, int ch, size_t len);
387extern void _cdecl _far restart_hook (void);
388extern void _cdecl _far reset_hook (void);
389extern void _cdecl _far engine_hook (void);
390
391/* os2ahci.c */
392extern USHORT init_drv (RPINITIN _far *req);
393extern USHORT gen_ioctl (RP_GENIOCTL _far *ioctl);
394extern USHORT char_dev_input (RP_RWV _far *rwrb);
395extern USHORT exit_drv (int func);
396extern void _cdecl _far _loadds add_entry (IORBH _far *iorb);
397extern void trigger_engine (void);
398extern int trigger_engine_1 (void);
399extern void send_iorb (IORBH _far *iorb);
400extern void iocc_configuration (IORBH _far *iorb);
401extern void iocc_device_control (IORBH _far *iorb);
402extern void iocc_unit_control (IORBH _far *iorb);
403extern void iocm_device_table (IORBH _far *iorb);
404extern void iocc_geometry (IORBH _far *iorb);
405extern void iocc_execute_io (IORBH _far *iorb);
406extern void iocc_unit_status (IORBH _far *iorb);
407extern void iocc_adapter_passthru (IORBH _far *iorb);
408extern void iorb_queue_add (IORB_QUEUE _far *queue, IORBH _far *iorb);
409extern int iorb_queue_del (IORB_QUEUE _far *queue, IORBH _far *iorb);
410extern void iorb_seterr (IORBH _far *iorb, USHORT error_code);
411extern void iorb_done (IORBH _far *iorb);
412extern void iorb_complete (IORBH _far *iorb);
413extern void iorb_requeue (IORBH _far *iorb);
414extern void aws_free (ADD_WORKSPACE _far *aws);
415extern void lock_adapter (AD_INFO *ai);
416extern void unlock_adapter (AD_INFO *ai);
417extern void _cdecl _far timeout_callback (ULONG timer_handle, ULONG p1, ULONG p2);
418extern void _cdecl _far reset_watchdog (ULONG timer_handle, ULONG p1, ULONG p2);
419
420/* ahci.c */
421extern int ahci_save_bios_config (AD_INFO *ai);
422extern int ahci_restore_bios_config (AD_INFO *ai);
423extern int ahci_restore_initial_config (AD_INFO *ai);
424extern AHCI_PORT_CFG *ahci_save_port_config (AD_INFO *ai, int p);
425extern void ahci_restore_port_config (AD_INFO *ai, int p,
426 AHCI_PORT_CFG *pc);
427extern int ahci_enable_ahci (AD_INFO *ai);
428extern int ahci_scan_ports (AD_INFO *ai);
429extern int ahci_complete_init (AD_INFO *ai);
430extern int ahci_reset_port (AD_INFO *ai, int p, int ei);
431extern int ahci_start_port (AD_INFO *ai, int p, int ei);
432extern void ahci_start_fis_rx (AD_INFO *ai, int p);
433extern void ahci_start_engine (AD_INFO *ai, int p);
434extern int ahci_stop_port (AD_INFO *ai, int p);
435extern int ahci_stop_fis_rx (AD_INFO *ai, int p);
436extern int ahci_stop_engine (AD_INFO *ai, int p);
437extern int ahci_port_busy (AD_INFO *ai, int p);
438extern void ahci_exec_iorb (IORBH _far *iorb, int ncq_capable,
439 int (*func)(IORBH _far *, int));
440extern void ahci_exec_polled_iorb (IORBH _far *iorb,
441 int (*func)(IORBH _far *, int),
442 ULONG timeout);
443extern int ahci_exec_polled_cmd (AD_INFO *ai, int p, int d,
444 int timeout, int cmd, ...);
445extern int ahci_set_dev_idle (AD_INFO *ai, int p, int d, int idle);
446extern int ahci_flush_cache (AD_INFO *ai, int p, int d);
447
448extern int ahci_intr (u16 irq);
449extern void ahci_port_intr (AD_INFO *ai, int p);
450extern void ahci_error_intr (AD_INFO *ai, int p, u32 irq_stat);
451
452extern void ahci_get_geometry (IORBH _far *iorb);
453extern void ahci_unit_ready (IORBH _far *iorb);
454extern void ahci_read (IORBH _far *iorb);
455extern void ahci_verify (IORBH _far *iorb);
456extern void ahci_write (IORBH _far *iorb);
457extern void ahci_execute_cdb (IORBH _far *iorb);
458extern void ahci_execute_ata (IORBH _far *iorb);
459
460/* libc.c */
461extern void init_libc (void);
462extern void init_com (void);
463extern int vsprintf (char _far *buf, const char *fmt, va_list va);
464extern int sprintf (char _far *buf, const char *fmt, ...);
465extern void vfprintf (const char *fmt, va_list va);
466extern void _cdecl printf (const char *fmt, ...);
467extern void cprintf (const char *fmt, ...);
468extern void phex (const void _far *p, int len, const char *fmt, ...);
469extern size_t strlen (const char _far *s);
470extern char _far *strcpy (char _far *dst, const char _far *src);
471extern int memcmp (void _far *p1, void _far *p2, size_t len);
472extern void sg_memcpy (SCATGATENTRY _far *sg_list, USHORT sg_cnt,
473 ULONG sg_off, void _far *buf, USHORT len,
474 SG_MEMCPY_DIRECTION dir);
475extern long strtol (const char _far *buf,
476 const char _far * _far *ep, int base);
477extern void *malloc (size_t len);
478extern void free (void *ptr);
479extern ULONG virt_to_phys (void _far *ptr);
480extern void mdelay_cal (void);
481extern void mdelay (u32 millies);
482extern void msleep (u32 millies);
483extern void panic (char *msg);
484extern int disable (void);
485extern void enable (void);
486
487/* trace.c */
488extern void trace_init (void);
489extern void trace_exit (void);
490extern void trace_write (u8 _far *s, int len);
491extern u16 trace_read (void _far *buf, u16 cb_buf);
492extern u16 trace_bytes_avail(void);
493extern u16 trace_char_dev(RP_RWV _far *rwrb);
494
495/* pci.c */
496extern int add_pci_id (u16 vendor, u16 device);
497extern void scan_pci_bus (void);
498extern int pci_enable_int (UCHAR bus, UCHAR dev_func);
499extern void pci_hack_virtualbox(void);
500extern char *vendor_from_id (u16 vendor);
501extern char *device_from_id (u16 device);
502
503/* ctxhook.c */
504extern void _cdecl restart_ctxhook (ULONG parm);
505extern void _cdecl reset_ctxhook (ULONG parm);
506extern void _cdecl engine_ctxhook (ULONG parm);
507
508/* apm.c */
509extern void apm_init (void);
510extern void apm_suspend (void);
511extern void apm_resume (void);
512
513/* ioctl.c */
514extern USHORT ioctl_get_devlist (RP_GENIOCTL _far *ioctl);
515extern USHORT ioctl_passthrough (RP_GENIOCTL _far *ioctl);
516
517
518/* ---------------------------- global variables --------------------------- */
519
520extern char _cdecl end_of_data; /* label at the end of all data segments */
521extern void _cdecl _near end_of_code(); /* label at the end of all code segments */
522
523extern int debug; /* if != 0, print debug messages to COM1 */
524extern int thorough_scan; /* if != 0, perform thorough PCI scan */
525extern int init_reset; /* if != 0, reset ports during init */
526extern int verbosity; /* if != 0, show some info during boot */
527
528extern HDRIVER rm_drvh; /* resource manager driver handle */
529extern USHORT add_handle; /* adapter device driver handle */
530extern UCHAR timer_pool[]; /* timer pool */
531extern char drv_name[]; /* driver name as string ("OS2AHCI") */
532
533extern PCI_ID pci_ids[]; /* SATA adapter PCI IDs */
534extern ULONG drv_lock; /* driver-level spinlock */
535extern ULONG com_lock; /* debug log spinlock */
536extern IORB_QUEUE driver_queue; /* driver-level IORB queue */
537extern AD_INFO ad_infos[]; /* adapter information list */
538extern int ad_info_cnt; /* number of entries in ad_infos[] */
539extern u16 ad_ignore; /* bitmap with adapters to be ignored */
540extern int init_complete; /* if != 0, initialization has completed */
541
542extern u16 com_base; /* debug COM port base address */
543
544/* port restart context hook and input data */
545extern ULONG restart_ctxhook_h;
546extern volatile u32 ports_to_restart[MAX_AD];
547
548/* port reset context hook and input data */
549extern ULONG reset_ctxhook_h;
550extern ULONG th_reset_watchdog;
551extern volatile u32 ports_to_reset[MAX_AD];
552extern IORB_QUEUE abort_queue;
553
554/* trigger engine context hook and input data */
555extern ULONG engine_ctxhook_h;
556
557/* apapter/port-specific options saved when parsing the command line */
558extern u8 emulate_scsi[MAX_AD][AHCI_MAX_PORTS];
559extern u8 enable_ncq[MAX_AD][AHCI_MAX_PORTS];
560extern u8 link_speed[MAX_AD][AHCI_MAX_PORTS];
561extern u8 link_power[MAX_AD][AHCI_MAX_PORTS];
562extern u8 track_size[MAX_AD][AHCI_MAX_PORTS];
563
Note: See TracBrowser for help on using the repository browser.