skip to main content
research-article

Timing verification using statically sensitizable paths

Published: 01 October 1990 Publication History

Abstract

A new approach to the false path problem in timing verifiers is presented. This approach is based on the modeling of both the logic and timing behavior of a circuit. Using the logic propagation conditions associated with each delay, efficient algorithms have been developed to find statically sensitizable paths. These algorithms simultaneously perform a longest path search and a partial verification of the sensitization of the paths. The resulting paths undergo a final and complete sensitization. The algorithms find the longest statically sensitizable path, whose length is a lower bound to the critical path length, and its associated sensitizing input vector. The algorithms can be easily modified to provide an ordered list of all the statically sensitizable paths above a given threshold. An initial analysis of the circuit by the PERT algorithm guides the critical path search and allows pruning of subgraphs that cannot lead to the solution. Results show that these techniques succeed in curbing the combinatorial explosion associated with the longest statically sensitizable path search

Cited By

View all
  • (2017)Analysis of short-circuit conditions in logic circuitsProceedings of the Conference on Design, Automation & Test in Europe10.5555/3130379.3130577(824-829)Online publication date: 27-Mar-2017
  • (2013)Sensitization criterion for threshold logic circuits and its applicationProceedings of the International Conference on Computer-Aided Design10.5555/2561828.2561874(226-233)Online publication date: 18-Nov-2013
  • (2008)Event propagation for accurate circuit delay calculation using SATACM Transactions on Design Automation of Electronic Systems10.1145/1255456.125547312:3(1-23)Online publication date: 22-May-2008
  • Show More Cited By

Recommendations

Comments

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 9, Issue 10
October 1990
160 pages

Publisher

IEEE Press

Publication History

Published: 01 October 1990

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 15 Sep 2024

Other Metrics

Citations

Cited By

View all
  • (2017)Analysis of short-circuit conditions in logic circuitsProceedings of the Conference on Design, Automation & Test in Europe10.5555/3130379.3130577(824-829)Online publication date: 27-Mar-2017
  • (2013)Sensitization criterion for threshold logic circuits and its applicationProceedings of the International Conference on Computer-Aided Design10.5555/2561828.2561874(226-233)Online publication date: 18-Nov-2013
  • (2008)Event propagation for accurate circuit delay calculation using SATACM Transactions on Design Automation of Electronic Systems10.1145/1255456.125547312:3(1-23)Online publication date: 22-May-2008
  • (2007)System-on-Chip Test ArchitecturesundefinedOnline publication date: 20-Nov-2007
  • (2001)Static timing analysisLogic Synthesis and Verification10.5555/566845.566859(373-401)Online publication date: 1-Nov-2001
  • (1997)Timing analysis based on primitive path delay fault identificationProceedings of the 1997 IEEE/ACM international conference on Computer-aided design10.5555/266388.266459(182-189)Online publication date: 13-Nov-1997
  • (1995)An assigned probability technique to derive realistic worst-case timing models of digital standard cellsProceedings of the 32nd annual ACM/IEEE Design Automation Conference10.1145/217474.217614(702-706)Online publication date: 1-Jan-1995
  • (1994)Exact path sensitization in timing analysisProceedings of the conference on European design automation10.5555/198174.198289(380-385)Online publication date: 23-Sep-1994
  • (1992)PERFLEXProceedings of the conference on European design automation10.5555/159754.161746(154-159)Online publication date: 1-Nov-1992
  • (1992)Experiments with a performance driven module generatorProceedings of the 29th ACM/IEEE Design Automation Conference10.5555/113938.149675(687-690)Online publication date: 1-Jul-1992
  • Show More Cited By

View Options

View options

Get Access

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media