Jump to content

PowerPC 970

From Wikipedia, the free encyclopedia
(Redirected from PowerPC G5)

PowerPC 970
Artist's rendering of a PowerPC 970 CPU
General information
Launched2002
Designed byIBM
Common manufacturer
Performance
Max. CPU clock rate1.0 GHz  to 2.7 GHz 
Cache
L1 cache64 KB instruction
32 KB data
L2 cache512–1024 KB
Architecture and classification
ApplicationDesktop
Technology node130 nm to 90 nm
Microarchitectureppc970, POWER4
Instruction set32/64-bit PowerPC 2.01
Physical specifications
Cores
  • 1-2
Products, models, variants
Variant
  • 970, 970FX, 970MP
History
PredecessorPOWER4

The PowerPC 970, PowerPC 970FX, and PowerPC 970MP are 64-bit PowerPC CPUs from IBM introduced in 2002. Apple branded the 970 as PowerPC G5 for its Power Mac G5.

Having created the PowerPC architecture in the early 1990s via the AIM alliance, the 970 family was created through a further collaboration between IBM and Apple.[1][2] The project was codenamed GP-UL or Giga Processor Ultra Light, where Giga Processor is the codename for the POWER4 from which the core was derived. When Apple introduced the Power Mac G5, it stated that this was a five-year collaborative effort, with multi-generation roadmap. This forecast however was short-lived when Apple later had to retract its promise to deliver a 3 GHz processor only one year after its introduction. IBM was also unable to reduce power consumption to levels necessary for laptop computers. Ultimately, Apple only used three variants of the processor.

IBM's JS20/JS21 blade modules and some low-end workstations and System p servers are based on the PowerPC 970. It is also used in some high end embedded systems like Mercury's Momentum XSA-200. IBM is also licensing the PowerPC 970 core for use in custom applications.

Design

[edit]
PowerPC 970FX processor

The PowerPC 970 is a single core derivative of the POWER4 and can process both 32-bit and 64-bit PowerPC instructions natively. It has a hardware prefetch unit and a three way branch prediction unit.

Like the POWER4, the front-end is nine stages long. The PowerPC 970 can fetch and decode up to eight instructions, dispatch up to five to reserve stations, issue up to eight to the execution units and retire up to five per cycle. The execution pipelines were lengthened compared to the POWER4 to achieve higher IPC. It has eight execution units: two arithmetic logic units (ALUs), two double-precision floating-point units, two load/store units and two AltiVec units.[3]

One of the AltiVec units executes integer and floating-point instructions, and the other only permute instructions. The latter has three subunits for simple integer, complex integer and floating-point instructions. These units have pipelines of varying lengths: 10 stages for simple integer and permute instructions, 13 stages for complex integer instructions and 16 stage for floating-point instructions.[3]

The processor has two unidirectional 32-bit double data rate (DDR) buses (one for reads, the other for writes) to the system controller chip (northbridge) running at one quarter of the processor core speed. The buses also carry addresses and control signals in addition to data so only a percentage of the peak bandwidth can be realized (6.4 GB/s at 450 MHz). As the buses are unidirectional, each direction can realize only half the aggregate bandwidth, or 3.2 GB/s.[3]

Generations

[edit]

All generations of 970 processors were manufactured in IBM's East Fishkill plant in New York on a white ceramic substrate that was typical for IBM's high end processors of the era.

The first PowerPC 970 was manufactured on a 130 nm process in week 20 of 2003.[4]
The PowerPC 970FX was manufactured on a 90 nm process in week 25 of 2004,[4] with the smaller die.
The PowerPC 970MP has two cores on the same die and twice the L2 cache per core than the 970FX so its size is much larger. It was manufactured in week 24 of 2005.[4]

PowerPC 970

[edit]

The PowerPC 970 was announced by IBM in October 2002. It was released in Apple Computer's Power Mac G5 in June 2003. Like its naming convention of G3 and G4, Apple branded the PowerPC 970 based products as G5, for the fifth generation of PowerPC. IBM released its first PowerPC 970 blade servers, the BladeCenter JS20, in November 2003.

The PowerPC 970 has 512 KB of full-speed L2 cache and clock speeds from 1.6 to 2.0 GHz. The front side bus runs at half the processor's clock speed.

PowerPC 970FX

[edit]

The PowerPC 970FX has a 90 nm manufacturing process and has a maximum power rating of 11 watts at 149 degrees Fahrenheit (65 °C) while clocked at 1 GHz and a maximum of 48 watts at 2 GHz.[5]

It has 10 functional units – 2 Fixed-Point Units, 2 Load/Store Units, 2 Floating Point Units, 1 Branch Unit, 1 SIMD ALU unit, 1 SIMD Permute unit, and 1 Condition Register. It supports up to 215 instructions in-flight: 16 in the Instruction Fetch Unit, 67 in the Instruction Decode Unit, 100 in the Functional Units, and 32 in the Store Queue. It has 64 KBs of directly mapped Instruction Cache and 32 KBs of D-Cache.[6]

Apple released 970FX-powered machines throughout 2004: the Xserve G5 in January, the Power Mac G5 in June, and the iMac G5 in August. The Power Mac introduced a top clock speed of 2.5 GHz while liquid-cooled (eventually reaching as high as 2.7 GHz in April 2005). The iMac ran the front side bus at a third of the clock speed.

Market demand was intense for a faster laptop CPU than the G4, but Apple never delivered a G5 series CPU in PowerBook laptops. The original 970 uses far too much power and was never seriously viewed as a candidate for a portable computer. The 970FX reduced thermal design power (TDP) to about 30 W at 1.5 GHz, which led many users to believe a PowerBook G5 might be possible. However, several obstacles prevented even the 970FX from being used in this application. At 1.5 GHz, the G5 was not substantially faster than the 1.5 and 1.67 GHz G4 processors, which Apple used in PowerBooks instead. Furthermore, the northbridge chips available to interface the 970FX to memory and other devices were not designed for portable computers, and consumed too much power. Finally, the 970FX had inadequate power saving features for a portable CPU. Its minimum (idle) power was much too high, which would have led to poor battery life figures in a notebook computer.[citation needed]

PowerPC 970MP

[edit]

IBM announced the PowerPC 970MP, codenamed "Antares", on July 7, 2005, at the Power Everywhere forum in Tokyo. The 970MP is a dual-core derivative of the 970FX with clock speeds between 1.2 and 2.5 GHz, and a maximum power usage of 75 W at 1.8 GHz and 100 W at 2.0 GHz. Each core has 1 MB of L2 cache, twice that of the 970FX. Like the 970FX, this chip was produced at the 90 nm process. When one of the cores is idle, it will enter a "doze" state and shut down.[7] The 970MP also includes partitioning and virtualization features.[8][9]

The PowerPC 970MP replaced the PowerPC 970FX in Apple's high-end Power Mac G5 computers, while the iMac G5 and the legacy PCI-X Power Mac G5 continued to use the PowerPC 970FX processor. The PowerPC 970MP is used in IBM's JS21 blade modules, IBM Intellistation POWER 185 workstation and YDL PowerStation by Fixstars Solutions (Yellow Dog Linux (YDL) PowerStation).

Due to high power requirements, IBM discontinued units above 2.0 GHz.

Northbridges

[edit]

Two dedicated northbridges for PowerPC 970-based computers were manufactured by IBM:

  • CPC925 – Designed by Apple[10] and called the U3 or the U3H (which supports ECC memory). It is capable of supporting up to two PowerPC 970s or PowerPC 970FXs and has two 550 MHz unidirectional processor buses, a 400 MHz DDR memory controller, x8 AGP and a 400 MHz 16-bit HyperTransport tunnel. It fabricated on a 130 nm process. Additionally, there was an unreleased U3Lite northbridge in development for the PowerBook G5, which never made it to market.
  • CPC945 – Designed by IBM and called U4 by Apple, it is capable of supporting two PowerPC 970MPs and has two 625 MHz unidirectional processor buses, two memory controllers that support up to 64 GB of 533 MHz DDR2 SDRAM with ECC capability and has a x16 PCIe lane and an 800 MHz 16-bit HyperTransport tunnel. It is fabricated on a 90 nm process.

A CPC965 northbridge was canceled. Slated for release in 2007, it was to be a uniprocessor-only northbridge. Its features were a 533 MHz DDR2 controller that supported up to 8 GB ECC memory, a 8x PCIe bus, integrated four-port Gigabit Ethernet with IPv4 TCP/UDP offloading, USB 2.0 ports, a Flash-interface. The northbridge contains an integrated PowerPC 405 core to provide system management and configuration capabilities.[11]

Buses

[edit]

IBM uses its proprietary Elastic Interface (EI) bus in the modules.

See also

[edit]

References

[edit]
  1. ^ "Apple Unleashes the World's Fastest Personal Computer—the Power Mac G5". Apple. June 23, 2003. Archived from the original on December 16, 2021. Retrieved December 4, 2017.
  2. ^ "Apple and IBM Introduce the PowerPC G5 Processor". Apple. June 23, 2003. Archived from the original on April 21, 2022. Retrieved December 4, 2017.
  3. ^ a b c Halfhill, Tom R. (October 28, 2002). "IBM Trims Power4, Adds AltiVec". Microprocessor Report.
  4. ^ a b c "IBM production dates CPU-World". Archived from the original on April 20, 2018. Retrieved March 2, 2013.
  5. ^ "IBM PowerPC 970FX RISC Microprocessor Datasheet" (PDF). 01.ibm.com. Retrieved November 2, 2010.
  6. ^ "IBM PowerPC 970FX RISC Microprocessor User's Manual V 1.7" (PDF). www-01.ibm.com. Archived (PDF) from the original on May 22, 2014. Retrieved May 21, 2014.
  7. ^ Paul Hales: Friday, July 8, 2005, 5:28 PM (July 8, 2005). "IBM introduces dual-core PowerPC 970 chip – The INQUIRER". Theinquirer.net. Archived from the original on August 12, 2006. Retrieved September 22, 2008.{{cite web}}: CS1 maint: multiple names: authors list (link) CS1 maint: numeric names: authors list (link) CS1 maint: unfit URL (link)
  8. ^ "Next IBM-Apple chip getting high-end feature". ZDNet. Archived from the original on April 17, 2008. Retrieved September 22, 2008.
  9. ^ "IBM BladeCenter JS21 Express". 03.ibm.com. Archived from the original on September 10, 2007. Retrieved September 22, 2008.
  10. ^ Steve Jobs, Apple (June 25, 2003). "WWDC 2003 Keynote". Archived from the original on December 21, 2021. Retrieved October 16, 2009 – via YouTube.
  11. ^ LaPedus, Mark (March 10, 2006). "IBM rolls low-power processors, IP cores" Archived September 26, 2007, at the Wayback Machine. EE Times.

Further reading

[edit]
[edit]