source: vendor/binutils/current/opcodes/openrisc-dis.c

Last change on this file was 608, checked in by (none), 22 years ago

This commit was manufactured by cvs2svn to create branch 'GNU'.

  • Property cvs2svn:cvs-rev set to 1.1
  • Property svn:eol-style set to native
  • Property svn:executable set to *
File size: 16.5 KB
Line 
1/* Disassembler interface for targets using CGEN. -*- C -*-
2 CGEN: Cpu tools GENerator
3
4THIS FILE IS MACHINE GENERATED WITH CGEN.
5- the resultant file is machine generated, cgen-dis.in isn't
6
7Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2002
8Free Software Foundation, Inc.
9
10This file is part of the GNU Binutils and GDB, the GNU debugger.
11
12This program is free software; you can redistribute it and/or modify
13it under the terms of the GNU General Public License as published by
14the Free Software Foundation; either version 2, or (at your option)
15any later version.
16
17This program is distributed in the hope that it will be useful,
18but WITHOUT ANY WARRANTY; without even the implied warranty of
19MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20GNU General Public License for more details.
21
22You should have received a copy of the GNU General Public License
23along with this program; if not, write to the Free Software Foundation, Inc.,
2459 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
25
26/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27 Keep that in mind. */
28
29#include "sysdep.h"
30#include <stdio.h>
31#include "ansidecl.h"
32#include "dis-asm.h"
33#include "bfd.h"
34#include "symcat.h"
35#include "libiberty.h"
36#include "openrisc-desc.h"
37#include "openrisc-opc.h"
38#include "opintl.h"
39
40/* Default text to print if an instruction isn't recognized. */
41#define UNKNOWN_INSN_MSG _("*unknown*")
42
43static void print_normal
44 PARAMS ((CGEN_CPU_DESC, PTR, long, unsigned int, bfd_vma, int));
45static void print_address
46 PARAMS ((CGEN_CPU_DESC, PTR, bfd_vma, unsigned int, bfd_vma, int));
47static void print_keyword
48 PARAMS ((CGEN_CPU_DESC, PTR, CGEN_KEYWORD *, long, unsigned int));
49static void print_insn_normal
50 PARAMS ((CGEN_CPU_DESC, PTR, const CGEN_INSN *, CGEN_FIELDS *,
51 bfd_vma, int));
52static int print_insn
53 PARAMS ((CGEN_CPU_DESC, bfd_vma, disassemble_info *, char *, unsigned));
54static int default_print_insn
55 PARAMS ((CGEN_CPU_DESC, bfd_vma, disassemble_info *));
56static int read_insn
57 PARAMS ((CGEN_CPU_DESC, bfd_vma, disassemble_info *, char *, int,
58 CGEN_EXTRACT_INFO *, unsigned long *));
59
60
61/* -- disassembler routines inserted here */
62
63
64void openrisc_cgen_print_operand
65 PARAMS ((CGEN_CPU_DESC, int, PTR, CGEN_FIELDS *,
66 void const *, bfd_vma, int));
67
68/* Main entry point for printing operands.
69 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
70 of dis-asm.h on cgen.h.
71
72 This function is basically just a big switch statement. Earlier versions
73 used tables to look up the function to use, but
74 - if the table contains both assembler and disassembler functions then
75 the disassembler contains much of the assembler and vice-versa,
76 - there's a lot of inlining possibilities as things grow,
77 - using a switch statement avoids the function call overhead.
78
79 This function could be moved into `print_insn_normal', but keeping it
80 separate makes clear the interface between `print_insn_normal' and each of
81 the handlers. */
82
83void
84openrisc_cgen_print_operand (cd, opindex, xinfo, fields, attrs, pc, length)
85 CGEN_CPU_DESC cd;
86 int opindex;
87 PTR xinfo;
88 CGEN_FIELDS *fields;
89 void const *attrs ATTRIBUTE_UNUSED;
90 bfd_vma pc;
91 int length;
92{
93 disassemble_info *info = (disassemble_info *) xinfo;
94
95 switch (opindex)
96 {
97 case OPENRISC_OPERAND_ABS_26 :
98 print_address (cd, info, fields->f_abs26, 0|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
99 break;
100 case OPENRISC_OPERAND_DISP_26 :
101 print_address (cd, info, fields->f_disp26, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
102 break;
103 case OPENRISC_OPERAND_HI16 :
104 print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length);
105 break;
106 case OPENRISC_OPERAND_LO16 :
107 print_normal (cd, info, fields->f_lo16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length);
108 break;
109 case OPENRISC_OPERAND_OP_F_23 :
110 print_normal (cd, info, fields->f_op4, 0, pc, length);
111 break;
112 case OPENRISC_OPERAND_OP_F_3 :
113 print_normal (cd, info, fields->f_op5, 0, pc, length);
114 break;
115 case OPENRISC_OPERAND_RA :
116 print_keyword (cd, info, & openrisc_cgen_opval_h_gr, fields->f_r2, 0);
117 break;
118 case OPENRISC_OPERAND_RB :
119 print_keyword (cd, info, & openrisc_cgen_opval_h_gr, fields->f_r3, 0);
120 break;
121 case OPENRISC_OPERAND_RD :
122 print_keyword (cd, info, & openrisc_cgen_opval_h_gr, fields->f_r1, 0);
123 break;
124 case OPENRISC_OPERAND_SIMM_16 :
125 print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length);
126 break;
127 case OPENRISC_OPERAND_UI16NC :
128 print_normal (cd, info, fields->f_i16nc, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
129 break;
130 case OPENRISC_OPERAND_UIMM_16 :
131 print_normal (cd, info, fields->f_uimm16, 0, pc, length);
132 break;
133 case OPENRISC_OPERAND_UIMM_5 :
134 print_normal (cd, info, fields->f_uimm5, 0, pc, length);
135 break;
136
137 default :
138 /* xgettext:c-format */
139 fprintf (stderr, _("Unrecognized field %d while printing insn.\n"),
140 opindex);
141 abort ();
142 }
143}
144
145cgen_print_fn * const openrisc_cgen_print_handlers[] =
146{
147 print_insn_normal,
148};
149
150
151void
152openrisc_cgen_init_dis (cd)
153 CGEN_CPU_DESC cd;
154{
155 openrisc_cgen_init_opcode_table (cd);
156 openrisc_cgen_init_ibld_table (cd);
157 cd->print_handlers = & openrisc_cgen_print_handlers[0];
158 cd->print_operand = openrisc_cgen_print_operand;
159}
160
161
162
163/* Default print handler. */
164
165static void
166print_normal (cd, dis_info, value, attrs, pc, length)
167 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED;
168 PTR dis_info;
169 long value;
170 unsigned int attrs;
171 bfd_vma pc ATTRIBUTE_UNUSED;
172 int length ATTRIBUTE_UNUSED;
173{
174 disassemble_info *info = (disassemble_info *) dis_info;
175
176#ifdef CGEN_PRINT_NORMAL
177 CGEN_PRINT_NORMAL (cd, info, value, attrs, pc, length);
178#endif
179
180 /* Print the operand as directed by the attributes. */
181 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
182 ; /* nothing to do */
183 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
184 (*info->fprintf_func) (info->stream, "%ld", value);
185 else
186 (*info->fprintf_func) (info->stream, "0x%lx", value);
187}
188
189/* Default address handler. */
190
191static void
192print_address (cd, dis_info, value, attrs, pc, length)
193 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED;
194 PTR dis_info;
195 bfd_vma value;
196 unsigned int attrs;
197 bfd_vma pc ATTRIBUTE_UNUSED;
198 int length ATTRIBUTE_UNUSED;
199{
200 disassemble_info *info = (disassemble_info *) dis_info;
201
202#ifdef CGEN_PRINT_ADDRESS
203 CGEN_PRINT_ADDRESS (cd, info, value, attrs, pc, length);
204#endif
205
206 /* Print the operand as directed by the attributes. */
207 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
208 ; /* nothing to do */
209 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
210 (*info->print_address_func) (value, info);
211 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
212 (*info->print_address_func) (value, info);
213 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
214 (*info->fprintf_func) (info->stream, "%ld", (long) value);
215 else
216 (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
217}
218
219/* Keyword print handler. */
220
221static void
222print_keyword (cd, dis_info, keyword_table, value, attrs)
223 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED;
224 PTR dis_info;
225 CGEN_KEYWORD *keyword_table;
226 long value;
227 unsigned int attrs ATTRIBUTE_UNUSED;
228{
229 disassemble_info *info = (disassemble_info *) dis_info;
230 const CGEN_KEYWORD_ENTRY *ke;
231
232 ke = cgen_keyword_lookup_value (keyword_table, value);
233 if (ke != NULL)
234 (*info->fprintf_func) (info->stream, "%s", ke->name);
235 else
236 (*info->fprintf_func) (info->stream, "???");
237}
238
239
240/* Default insn printer.
241
242 DIS_INFO is defined as `PTR' so the disassembler needn't know anything
243 about disassemble_info. */
244
245static void
246print_insn_normal (cd, dis_info, insn, fields, pc, length)
247 CGEN_CPU_DESC cd;
248 PTR dis_info;
249 const CGEN_INSN *insn;
250 CGEN_FIELDS *fields;
251 bfd_vma pc;
252 int length;
253{
254 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
255 disassemble_info *info = (disassemble_info *) dis_info;
256 const CGEN_SYNTAX_CHAR_TYPE *syn;
257
258 CGEN_INIT_PRINT (cd);
259
260 for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
261 {
262 if (CGEN_SYNTAX_MNEMONIC_P (*syn))
263 {
264 (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
265 continue;
266 }
267 if (CGEN_SYNTAX_CHAR_P (*syn))
268 {
269 (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
270 continue;
271 }
272
273 /* We have an operand. */
274 openrisc_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
275 fields, CGEN_INSN_ATTRS (insn), pc, length);
276 }
277}
278
279
280/* Subroutine of print_insn. Reads an insn into the given buffers and updates
281 the extract info.
282 Returns 0 if all is well, non-zero otherwise. */
283
284static int
285read_insn (cd, pc, info, buf, buflen, ex_info, insn_value)
286 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED;
287 bfd_vma pc;
288 disassemble_info *info;
289 char *buf;
290 int buflen;
291 CGEN_EXTRACT_INFO *ex_info;
292 unsigned long *insn_value;
293{
294 int status = (*info->read_memory_func) (pc, buf, buflen, info);
295 if (status != 0)
296 {
297 (*info->memory_error_func) (status, pc, info);
298 return -1;
299 }
300
301 ex_info->dis_info = info;
302 ex_info->valid = (1 << buflen) - 1;
303 ex_info->insn_bytes = buf;
304
305 *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
306 return 0;
307}
308
309/* Utility to print an insn.
310 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
311 The result is the size of the insn in bytes or zero for an unknown insn
312 or -1 if an error occurs fetching data (memory_error_func will have
313 been called). */
314
315static int
316print_insn (cd, pc, info, buf, buflen)
317 CGEN_CPU_DESC cd;
318 bfd_vma pc;
319 disassemble_info *info;
320 char *buf;
321 unsigned int buflen;
322{
323 CGEN_INSN_INT insn_value;
324 const CGEN_INSN_LIST *insn_list;
325 CGEN_EXTRACT_INFO ex_info;
326 int basesize;
327
328 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
329 basesize = cd->base_insn_bitsize < buflen * 8 ?
330 cd->base_insn_bitsize : buflen * 8;
331 insn_value = cgen_get_insn_value (cd, buf, basesize);
332
333
334 /* Fill in ex_info fields like read_insn would. Don't actually call
335 read_insn, since the incoming buffer is already read (and possibly
336 modified a la m32r). */
337 ex_info.valid = (1 << buflen) - 1;
338 ex_info.dis_info = info;
339 ex_info.insn_bytes = buf;
340
341 /* The instructions are stored in hash lists.
342 Pick the first one and keep trying until we find the right one. */
343
344 insn_list = CGEN_DIS_LOOKUP_INSN (cd, buf, insn_value);
345 while (insn_list != NULL)
346 {
347 const CGEN_INSN *insn = insn_list->insn;
348 CGEN_FIELDS fields;
349 int length;
350 unsigned long insn_value_cropped;
351
352#ifdef CGEN_VALIDATE_INSN_SUPPORTED
353 /* Not needed as insn shouldn't be in hash lists if not supported. */
354 /* Supported by this cpu? */
355 if (! openrisc_cgen_insn_supported (cd, insn))
356 {
357 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
358 continue;
359 }
360#endif
361
362 /* Basic bit mask must be correct. */
363 /* ??? May wish to allow target to defer this check until the extract
364 handler. */
365
366 /* Base size may exceed this instruction's size. Extract the
367 relevant part from the buffer. */
368 if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
369 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
370 insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
371 info->endian == BFD_ENDIAN_BIG);
372 else
373 insn_value_cropped = insn_value;
374
375 if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
376 == CGEN_INSN_BASE_VALUE (insn))
377 {
378 /* Printing is handled in two passes. The first pass parses the
379 machine insn and extracts the fields. The second pass prints
380 them. */
381
382 /* Make sure the entire insn is loaded into insn_value, if it
383 can fit. */
384 if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
385 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
386 {
387 unsigned long full_insn_value;
388 int rc = read_insn (cd, pc, info, buf,
389 CGEN_INSN_BITSIZE (insn) / 8,
390 & ex_info, & full_insn_value);
391 if (rc != 0)
392 return rc;
393 length = CGEN_EXTRACT_FN (cd, insn)
394 (cd, insn, &ex_info, full_insn_value, &fields, pc);
395 }
396 else
397 length = CGEN_EXTRACT_FN (cd, insn)
398 (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
399
400 /* length < 0 -> error */
401 if (length < 0)
402 return length;
403 if (length > 0)
404 {
405 CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
406 /* length is in bits, result is in bytes */
407 return length / 8;
408 }
409 }
410
411 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
412 }
413
414 return 0;
415}
416
417/* Default value for CGEN_PRINT_INSN.
418 The result is the size of the insn in bytes or zero for an unknown insn
419 or -1 if an error occured fetching bytes. */
420
421#ifndef CGEN_PRINT_INSN
422#define CGEN_PRINT_INSN default_print_insn
423#endif
424
425static int
426default_print_insn (cd, pc, info)
427 CGEN_CPU_DESC cd;
428 bfd_vma pc;
429 disassemble_info *info;
430{
431 char buf[CGEN_MAX_INSN_SIZE];
432 int buflen;
433 int status;
434
435 /* Attempt to read the base part of the insn. */
436 buflen = cd->base_insn_bitsize / 8;
437 status = (*info->read_memory_func) (pc, buf, buflen, info);
438
439 /* Try again with the minimum part, if min < base. */
440 if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
441 {
442 buflen = cd->min_insn_bitsize / 8;
443 status = (*info->read_memory_func) (pc, buf, buflen, info);
444 }
445
446 if (status != 0)
447 {
448 (*info->memory_error_func) (status, pc, info);
449 return -1;
450 }
451
452 return print_insn (cd, pc, info, buf, buflen);
453}
454
455/* Main entry point.
456 Print one instruction from PC on INFO->STREAM.
457 Return the size of the instruction (in bytes). */
458
459typedef struct cpu_desc_list {
460 struct cpu_desc_list *next;
461 int isa;
462 int mach;
463 int endian;
464 CGEN_CPU_DESC cd;
465} cpu_desc_list;
466
467int
468print_insn_openrisc (pc, info)
469 bfd_vma pc;
470 disassemble_info *info;
471{
472 static cpu_desc_list *cd_list = 0;
473 cpu_desc_list *cl = 0;
474 static CGEN_CPU_DESC cd = 0;
475 static int prev_isa;
476 static int prev_mach;
477 static int prev_endian;
478 int length;
479 int isa,mach;
480 int endian = (info->endian == BFD_ENDIAN_BIG
481 ? CGEN_ENDIAN_BIG
482 : CGEN_ENDIAN_LITTLE);
483 enum bfd_architecture arch;
484
485 /* ??? gdb will set mach but leave the architecture as "unknown" */
486#ifndef CGEN_BFD_ARCH
487#define CGEN_BFD_ARCH bfd_arch_openrisc
488#endif
489 arch = info->arch;
490 if (arch == bfd_arch_unknown)
491 arch = CGEN_BFD_ARCH;
492
493 /* There's no standard way to compute the machine or isa number
494 so we leave it to the target. */
495#ifdef CGEN_COMPUTE_MACH
496 mach = CGEN_COMPUTE_MACH (info);
497#else
498 mach = info->mach;
499#endif
500
501#ifdef CGEN_COMPUTE_ISA
502 isa = CGEN_COMPUTE_ISA (info);
503#else
504 isa = info->insn_sets;
505#endif
506
507 /* If we've switched cpu's, try to find a handle we've used before */
508 if (cd
509 && (isa != prev_isa
510 || mach != prev_mach
511 || endian != prev_endian))
512 {
513 cd = 0;
514 for (cl = cd_list; cl; cl = cl->next)
515 {
516 if (cl->isa == isa &&
517 cl->mach == mach &&
518 cl->endian == endian)
519 {
520 cd = cl->cd;
521 break;
522 }
523 }
524 }
525
526 /* If we haven't initialized yet, initialize the opcode table. */
527 if (! cd)
528 {
529 const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
530 const char *mach_name;
531
532 if (!arch_type)
533 abort ();
534 mach_name = arch_type->printable_name;
535
536 prev_isa = isa;
537 prev_mach = mach;
538 prev_endian = endian;
539 cd = openrisc_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
540 CGEN_CPU_OPEN_BFDMACH, mach_name,
541 CGEN_CPU_OPEN_ENDIAN, prev_endian,
542 CGEN_CPU_OPEN_END);
543 if (!cd)
544 abort ();
545
546 /* save this away for future reference */
547 cl = xmalloc (sizeof (struct cpu_desc_list));
548 cl->cd = cd;
549 cl->isa = isa;
550 cl->mach = mach;
551 cl->endian = endian;
552 cl->next = cd_list;
553 cd_list = cl;
554
555 openrisc_cgen_init_dis (cd);
556 }
557
558 /* We try to have as much common code as possible.
559 But at this point some targets need to take over. */
560 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
561 but if not possible try to move this hook elsewhere rather than
562 have two hooks. */
563 length = CGEN_PRINT_INSN (cd, pc, info);
564 if (length > 0)
565 return length;
566 if (length < 0)
567 return -1;
568
569 (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
570 return cd->default_insn_bitsize / 8;
571}
Note: See TracBrowser for help on using the repository browser.