| 1 | /* Disassemble i80960 instructions. | 
|---|
| 2 | Copyright 1990, 1991, 1993, 1994, 1995, 1996, 1998, 1999, 2000 | 
|---|
| 3 | Free Software Foundation, Inc. | 
|---|
| 4 |  | 
|---|
| 5 | This program is free software; you can redistribute it and/or modify | 
|---|
| 6 | it under the terms of the GNU General Public License as published by | 
|---|
| 7 | the Free Software Foundation; either version 2, or (at your option) | 
|---|
| 8 | any later version. | 
|---|
| 9 |  | 
|---|
| 10 | This program is distributed in the hope that it will be useful, | 
|---|
| 11 | but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|---|
| 12 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|---|
| 13 | GNU General Public License for more details. | 
|---|
| 14 |  | 
|---|
| 15 | You should have received a copy of the GNU General Public License | 
|---|
| 16 | along with this program; see the file COPYING.  If not, write to the | 
|---|
| 17 | Free Software Foundation, 59 Temple Place - Suite 330, Boston, MA | 
|---|
| 18 | 02111-1307, USA.  */ | 
|---|
| 19 |  | 
|---|
| 20 | #include "sysdep.h" | 
|---|
| 21 | #include "dis-asm.h" | 
|---|
| 22 |  | 
|---|
| 23 | static const char *const reg_names[] = { | 
|---|
| 24 | /*  0 */        "pfp", "sp",  "rip", "r3",  "r4",  "r5",  "r6",  "r7", | 
|---|
| 25 | /*  8 */        "r8",  "r9",  "r10", "r11", "r12", "r13", "r14", "r15", | 
|---|
| 26 | /* 16 */        "g0",  "g1",  "g2",  "g3",  "g4",  "g5",  "g6",  "g7", | 
|---|
| 27 | /* 24 */        "g8",  "g9",  "g10", "g11", "g12", "g13", "g14", "fp", | 
|---|
| 28 | /* 32 */        "pc",  "ac",  "ip",  "tc",  "fp0", "fp1", "fp2", "fp3" | 
|---|
| 29 | }; | 
|---|
| 30 |  | 
|---|
| 31 |  | 
|---|
| 32 | static FILE *stream;            /* Output goes here */ | 
|---|
| 33 | static struct disassemble_info *info; | 
|---|
| 34 | static void print_addr(); | 
|---|
| 35 | static void ctrl(); | 
|---|
| 36 | static void cobr(); | 
|---|
| 37 | static void reg(); | 
|---|
| 38 | static int mem(); | 
|---|
| 39 | static void ea(); | 
|---|
| 40 | static void dstop(); | 
|---|
| 41 | static void regop(); | 
|---|
| 42 | static void invalid(); | 
|---|
| 43 | static int pinsn(); | 
|---|
| 44 | static void put_abs(); | 
|---|
| 45 |  | 
|---|
| 46 |  | 
|---|
| 47 | /* Print the i960 instruction at address 'memaddr' in debugged memory, | 
|---|
| 48 | on INFO->STREAM.  Returns length of the instruction, in bytes.  */ | 
|---|
| 49 |  | 
|---|
| 50 | int | 
|---|
| 51 | print_insn_i960 (memaddr, info_arg) | 
|---|
| 52 | bfd_vma memaddr; | 
|---|
| 53 | struct disassemble_info *info_arg; | 
|---|
| 54 | { | 
|---|
| 55 | unsigned int word1, word2 = 0xdeadbeef; | 
|---|
| 56 | bfd_byte buffer[8]; | 
|---|
| 57 | int status; | 
|---|
| 58 |  | 
|---|
| 59 | info = info_arg; | 
|---|
| 60 | stream = info->stream; | 
|---|
| 61 |  | 
|---|
| 62 | /* Read word1.  Only read word2 if the instruction | 
|---|
| 63 | needs it, to prevent reading past the end of a section.  */ | 
|---|
| 64 |  | 
|---|
| 65 | status = (*info->read_memory_func) (memaddr, (bfd_byte *) buffer, 4, info); | 
|---|
| 66 | if (status != 0) | 
|---|
| 67 | { | 
|---|
| 68 | (*info->memory_error_func) (status, memaddr, info); | 
|---|
| 69 | return -1; | 
|---|
| 70 | } | 
|---|
| 71 |  | 
|---|
| 72 | word1 = bfd_getl32 (buffer); | 
|---|
| 73 |  | 
|---|
| 74 | /* Divide instruction set into classes based on high 4 bits of opcode.  */ | 
|---|
| 75 | switch ( (word1 >> 28) & 0xf ) | 
|---|
| 76 | { | 
|---|
| 77 | default: | 
|---|
| 78 | break; | 
|---|
| 79 | case 0x8: | 
|---|
| 80 | case 0x9: | 
|---|
| 81 | case 0xa: | 
|---|
| 82 | case 0xb: | 
|---|
| 83 | case 0xc: | 
|---|
| 84 | /* Read word2.  */ | 
|---|
| 85 | status = (*info->read_memory_func) | 
|---|
| 86 | (memaddr + 4, (bfd_byte *) (buffer + 4), 4, info); | 
|---|
| 87 | if (status != 0) | 
|---|
| 88 | { | 
|---|
| 89 | (*info->memory_error_func) (status, memaddr, info); | 
|---|
| 90 | return -1; | 
|---|
| 91 | } | 
|---|
| 92 | word2 = bfd_getl32 (buffer + 4); | 
|---|
| 93 | break; | 
|---|
| 94 | } | 
|---|
| 95 |  | 
|---|
| 96 | return pinsn( memaddr, word1, word2 ); | 
|---|
| 97 | } | 
|---|
| 98 |  | 
|---|
| 99 |  | 
|---|
| 100 | #define IN_GDB | 
|---|
| 101 |  | 
|---|
| 102 | /***************************************************************************** | 
|---|
| 103 | *      All code below this point should be identical with that of | 
|---|
| 104 | *      the disassembler in gdmp960. | 
|---|
| 105 |  | 
|---|
| 106 | A noble sentiment, but at least in cosmetic ways (info->fprintf_func), it | 
|---|
| 107 | just ain't so. -kingdon, 31 Mar 93 | 
|---|
| 108 | *****************************************************************************/ | 
|---|
| 109 |  | 
|---|
| 110 | struct tabent { | 
|---|
| 111 | char *name; | 
|---|
| 112 | short numops; | 
|---|
| 113 | }; | 
|---|
| 114 |  | 
|---|
| 115 | struct sparse_tabent { | 
|---|
| 116 | int opcode; | 
|---|
| 117 | char *name; | 
|---|
| 118 | short numops; | 
|---|
| 119 | }; | 
|---|
| 120 |  | 
|---|
| 121 | static int | 
|---|
| 122 | pinsn( memaddr, word1, word2 ) | 
|---|
| 123 | bfd_vma memaddr; | 
|---|
| 124 | unsigned long word1, word2; | 
|---|
| 125 | { | 
|---|
| 126 | int instr_len; | 
|---|
| 127 |  | 
|---|
| 128 | instr_len = 4; | 
|---|
| 129 | put_abs( word1, word2 ); | 
|---|
| 130 |  | 
|---|
| 131 | /* Divide instruction set into classes based on high 4 bits of opcode*/ | 
|---|
| 132 | switch ( (word1 >> 28) & 0xf ){ | 
|---|
| 133 | case 0x0: | 
|---|
| 134 | case 0x1: | 
|---|
| 135 | ctrl( memaddr, word1, word2 ); | 
|---|
| 136 | break; | 
|---|
| 137 | case 0x2: | 
|---|
| 138 | case 0x3: | 
|---|
| 139 | cobr( memaddr, word1, word2 ); | 
|---|
| 140 | break; | 
|---|
| 141 | case 0x5: | 
|---|
| 142 | case 0x6: | 
|---|
| 143 | case 0x7: | 
|---|
| 144 | reg( word1 ); | 
|---|
| 145 | break; | 
|---|
| 146 | case 0x8: | 
|---|
| 147 | case 0x9: | 
|---|
| 148 | case 0xa: | 
|---|
| 149 | case 0xb: | 
|---|
| 150 | case 0xc: | 
|---|
| 151 | instr_len = mem( memaddr, word1, word2, 0 ); | 
|---|
| 152 | break; | 
|---|
| 153 | default: | 
|---|
| 154 | /* invalid instruction, print as data word */ | 
|---|
| 155 | invalid( word1 ); | 
|---|
| 156 | break; | 
|---|
| 157 | } | 
|---|
| 158 | return instr_len; | 
|---|
| 159 | } | 
|---|
| 160 |  | 
|---|
| 161 | /****************************************/ | 
|---|
| 162 | /* CTRL format                          */ | 
|---|
| 163 | /****************************************/ | 
|---|
| 164 | static void | 
|---|
| 165 | ctrl( memaddr, word1, word2 ) | 
|---|
| 166 | bfd_vma memaddr; | 
|---|
| 167 | unsigned long word1, word2; | 
|---|
| 168 | { | 
|---|
| 169 | int i; | 
|---|
| 170 | static const struct tabent ctrl_tab[] = { | 
|---|
| 171 | { NULL,               0, },   /* 0x00 */ | 
|---|
| 172 | { NULL,               0, },   /* 0x01 */ | 
|---|
| 173 | { NULL,               0, },   /* 0x02 */ | 
|---|
| 174 | { NULL,               0, },   /* 0x03 */ | 
|---|
| 175 | { NULL,               0, },   /* 0x04 */ | 
|---|
| 176 | { NULL,               0, },   /* 0x05 */ | 
|---|
| 177 | { NULL,               0, },   /* 0x06 */ | 
|---|
| 178 | { NULL,               0, },   /* 0x07 */ | 
|---|
| 179 | { "b",                1, },   /* 0x08 */ | 
|---|
| 180 | { "call",             1, },   /* 0x09 */ | 
|---|
| 181 | { "ret",              0, },   /* 0x0a */ | 
|---|
| 182 | { "bal",              1, },   /* 0x0b */ | 
|---|
| 183 | { NULL,               0, },   /* 0x0c */ | 
|---|
| 184 | { NULL,               0, },   /* 0x0d */ | 
|---|
| 185 | { NULL,               0, },   /* 0x0e */ | 
|---|
| 186 | { NULL,               0, },   /* 0x0f */ | 
|---|
| 187 | { "bno",              1, },   /* 0x10 */ | 
|---|
| 188 | { "bg",               1, },   /* 0x11 */ | 
|---|
| 189 | { "be",               1, },   /* 0x12 */ | 
|---|
| 190 | { "bge",              1, },   /* 0x13 */ | 
|---|
| 191 | { "bl",               1, },   /* 0x14 */ | 
|---|
| 192 | { "bne",              1, },   /* 0x15 */ | 
|---|
| 193 | { "ble",              1, },   /* 0x16 */ | 
|---|
| 194 | { "bo",               1, },   /* 0x17 */ | 
|---|
| 195 | { "faultno",          0, },   /* 0x18 */ | 
|---|
| 196 | { "faultg",           0, },   /* 0x19 */ | 
|---|
| 197 | { "faulte",           0, },   /* 0x1a */ | 
|---|
| 198 | { "faultge",          0, },   /* 0x1b */ | 
|---|
| 199 | { "faultl",           0, },   /* 0x1c */ | 
|---|
| 200 | { "faultne",          0, },   /* 0x1d */ | 
|---|
| 201 | { "faultle",          0, },   /* 0x1e */ | 
|---|
| 202 | { "faulto",           0, },   /* 0x1f */ | 
|---|
| 203 | }; | 
|---|
| 204 |  | 
|---|
| 205 | i = (word1 >> 24) & 0xff; | 
|---|
| 206 | if ( (ctrl_tab[i].name == NULL) || ((word1 & 1) != 0) ){ | 
|---|
| 207 | invalid( word1 ); | 
|---|
| 208 | return; | 
|---|
| 209 | } | 
|---|
| 210 |  | 
|---|
| 211 | (*info->fprintf_func) ( stream, ctrl_tab[i].name ); | 
|---|
| 212 | if ( word1 & 2 ){               /* Predicts branch not taken */ | 
|---|
| 213 | (*info->fprintf_func) ( stream, ".f" ); | 
|---|
| 214 | } | 
|---|
| 215 |  | 
|---|
| 216 | if ( ctrl_tab[i].numops == 1 ){ | 
|---|
| 217 | /* EXTRACT DISPLACEMENT AND CONVERT TO ADDRESS */ | 
|---|
| 218 | word1 &= 0x00ffffff; | 
|---|
| 219 | if ( word1 & 0x00800000 ){              /* Sign bit is set */ | 
|---|
| 220 | word1 |= (-1 & ~0xffffff);      /* Sign extend */ | 
|---|
| 221 | } | 
|---|
| 222 | (*info->fprintf_func)( stream, "\t" ); | 
|---|
| 223 | print_addr( word1 + memaddr ); | 
|---|
| 224 | } | 
|---|
| 225 | } | 
|---|
| 226 |  | 
|---|
| 227 | /****************************************/ | 
|---|
| 228 | /* COBR format                          */ | 
|---|
| 229 | /****************************************/ | 
|---|
| 230 | static void | 
|---|
| 231 | cobr( memaddr, word1, word2 ) | 
|---|
| 232 | bfd_vma memaddr; | 
|---|
| 233 | unsigned long word1, word2; | 
|---|
| 234 | { | 
|---|
| 235 | int src1; | 
|---|
| 236 | int src2; | 
|---|
| 237 | int i; | 
|---|
| 238 |  | 
|---|
| 239 | static const struct tabent cobr_tab[] = { | 
|---|
| 240 | { "testno",   1, },   /* 0x20 */ | 
|---|
| 241 | { "testg",    1, },   /* 0x21 */ | 
|---|
| 242 | { "teste",    1, },   /* 0x22 */ | 
|---|
| 243 | { "testge",   1, },   /* 0x23 */ | 
|---|
| 244 | { "testl",    1, },   /* 0x24 */ | 
|---|
| 245 | { "testne",   1, },   /* 0x25 */ | 
|---|
| 246 | { "testle",   1, },   /* 0x26 */ | 
|---|
| 247 | { "testo",    1, },   /* 0x27 */ | 
|---|
| 248 | { NULL,       0, },   /* 0x28 */ | 
|---|
| 249 | { NULL,       0, },   /* 0x29 */ | 
|---|
| 250 | { NULL,       0, },   /* 0x2a */ | 
|---|
| 251 | { NULL,       0, },   /* 0x2b */ | 
|---|
| 252 | { NULL,       0, },   /* 0x2c */ | 
|---|
| 253 | { NULL,       0, },   /* 0x2d */ | 
|---|
| 254 | { NULL,       0, },   /* 0x2e */ | 
|---|
| 255 | { NULL,       0, },   /* 0x2f */ | 
|---|
| 256 | { "bbc",      3, },   /* 0x30 */ | 
|---|
| 257 | { "cmpobg",   3, },   /* 0x31 */ | 
|---|
| 258 | { "cmpobe",   3, },   /* 0x32 */ | 
|---|
| 259 | { "cmpobge",  3, },   /* 0x33 */ | 
|---|
| 260 | { "cmpobl",   3, },   /* 0x34 */ | 
|---|
| 261 | { "cmpobne",  3, },   /* 0x35 */ | 
|---|
| 262 | { "cmpoble",  3, },   /* 0x36 */ | 
|---|
| 263 | { "bbs",      3, },   /* 0x37 */ | 
|---|
| 264 | { "cmpibno",  3, },   /* 0x38 */ | 
|---|
| 265 | { "cmpibg",   3, },   /* 0x39 */ | 
|---|
| 266 | { "cmpibe",   3, },   /* 0x3a */ | 
|---|
| 267 | { "cmpibge",  3, },   /* 0x3b */ | 
|---|
| 268 | { "cmpibl",   3, },   /* 0x3c */ | 
|---|
| 269 | { "cmpibne",  3, },   /* 0x3d */ | 
|---|
| 270 | { "cmpible",  3, },   /* 0x3e */ | 
|---|
| 271 | { "cmpibo",   3, },   /* 0x3f */ | 
|---|
| 272 | }; | 
|---|
| 273 |  | 
|---|
| 274 | i = ((word1 >> 24) & 0xff) - 0x20; | 
|---|
| 275 | if ( cobr_tab[i].name == NULL ){ | 
|---|
| 276 | invalid( word1 ); | 
|---|
| 277 | return; | 
|---|
| 278 | } | 
|---|
| 279 |  | 
|---|
| 280 | (*info->fprintf_func) ( stream, cobr_tab[i].name ); | 
|---|
| 281 | if ( word1 & 2 ){               /* Predicts branch not taken */ | 
|---|
| 282 | (*info->fprintf_func) ( stream, ".f" ); | 
|---|
| 283 | } | 
|---|
| 284 | (*info->fprintf_func)( stream, "\t" ); | 
|---|
| 285 |  | 
|---|
| 286 | src1 = (word1 >> 19) & 0x1f; | 
|---|
| 287 | src2 = (word1 >> 14) & 0x1f; | 
|---|
| 288 |  | 
|---|
| 289 | if ( word1 & 0x02000 ){         /* M1 is 1 */ | 
|---|
| 290 | (*info->fprintf_func)( stream, "%d", src1 ); | 
|---|
| 291 | } else {                        /* M1 is 0 */ | 
|---|
| 292 | (*info->fprintf_func)( stream, reg_names[src1] ); | 
|---|
| 293 | } | 
|---|
| 294 |  | 
|---|
| 295 | if ( cobr_tab[i].numops > 1 ){ | 
|---|
| 296 | if ( word1 & 1 ){               /* S2 is 1 */ | 
|---|
| 297 | (*info->fprintf_func)( stream, ",sf%d,", src2 ); | 
|---|
| 298 | } else {                        /* S1 is 0 */ | 
|---|
| 299 | (*info->fprintf_func)( stream, ",%s,", reg_names[src2] ); | 
|---|
| 300 | } | 
|---|
| 301 |  | 
|---|
| 302 | /* Extract displacement and convert to address | 
|---|
| 303 | */ | 
|---|
| 304 | word1 &= 0x00001ffc; | 
|---|
| 305 | if ( word1 & 0x00001000 ){      /* Negative displacement */ | 
|---|
| 306 | word1 |= (-1 & ~0x1fff);        /* Sign extend */ | 
|---|
| 307 | } | 
|---|
| 308 | print_addr( memaddr + word1 ); | 
|---|
| 309 | } | 
|---|
| 310 | } | 
|---|
| 311 |  | 
|---|
| 312 | /****************************************/ | 
|---|
| 313 | /* MEM format                           */ | 
|---|
| 314 | /****************************************/ | 
|---|
| 315 | static int                              /* returns instruction length: 4 or 8 */ | 
|---|
| 316 | mem( memaddr, word1, word2, noprint ) | 
|---|
| 317 | bfd_vma memaddr; | 
|---|
| 318 | unsigned long word1, word2; | 
|---|
| 319 | int noprint;                /* If TRUE, return instruction length, but | 
|---|
| 320 | * don't output any text. | 
|---|
| 321 | */ | 
|---|
| 322 | { | 
|---|
| 323 | int i, j; | 
|---|
| 324 | int len; | 
|---|
| 325 | int mode; | 
|---|
| 326 | int offset; | 
|---|
| 327 | const char *reg1, *reg2, *reg3; | 
|---|
| 328 |  | 
|---|
| 329 | /* This lookup table is too sparse to make it worth typing in, but not | 
|---|
| 330 | so large as to make a sparse array necessary.  We create the table | 
|---|
| 331 | at runtime.  */ | 
|---|
| 332 |  | 
|---|
| 333 | /* | 
|---|
| 334 | * NOTE: In this table, the meaning of 'numops' is: | 
|---|
| 335 | *       1: single operand | 
|---|
| 336 | *       2: 2 operands, load instruction | 
|---|
| 337 | *      -2: 2 operands, store instruction | 
|---|
| 338 | */ | 
|---|
| 339 | static struct tabent *mem_tab; | 
|---|
| 340 | /* Opcodes of 0x8X, 9X, aX, bX, and cX must be in the table.  */ | 
|---|
| 341 | #define MEM_MIN 0x80 | 
|---|
| 342 | #define MEM_MAX 0xcf | 
|---|
| 343 | #define MEM_SIZ ( * sizeof(struct tabent)) | 
|---|
| 344 |  | 
|---|
| 345 | static const struct sparse_tabent mem_init[] = { | 
|---|
| 346 | { 0x80,       "ldob",  2 }, | 
|---|
| 347 | { 0x82,       "stob", -2 }, | 
|---|
| 348 | { 0x84,       "bx",    1 }, | 
|---|
| 349 | { 0x85,       "balx",  2 }, | 
|---|
| 350 | { 0x86,       "callx", 1 }, | 
|---|
| 351 | { 0x88,       "ldos",  2 }, | 
|---|
| 352 | { 0x8a,       "stos", -2 }, | 
|---|
| 353 | { 0x8c,       "lda",   2 }, | 
|---|
| 354 | { 0x90,       "ld",    2 }, | 
|---|
| 355 | { 0x92,       "st",   -2 }, | 
|---|
| 356 | { 0x98,       "ldl",   2 }, | 
|---|
| 357 | { 0x9a,       "stl",  -2 }, | 
|---|
| 358 | { 0xa0,       "ldt",   2 }, | 
|---|
| 359 | { 0xa2,       "stt",  -2 }, | 
|---|
| 360 | { 0xac,       "dcinva", 1 }, | 
|---|
| 361 | { 0xb0,       "ldq",   2 }, | 
|---|
| 362 | { 0xb2,       "stq",  -2 }, | 
|---|
| 363 | { 0xc0,       "ldib",  2 }, | 
|---|
| 364 | { 0xc2,       "stib", -2 }, | 
|---|
| 365 | { 0xc8,       "ldis",  2 }, | 
|---|
| 366 | { 0xca,       "stis", -2 }, | 
|---|
| 367 | { 0,          NULL,   0 } | 
|---|
| 368 | }; | 
|---|
| 369 | static struct tabent mem_tab_buf[MEM_MAX - MEM_MIN + 1]; | 
|---|
| 370 |  | 
|---|
| 371 | if ( mem_tab == NULL ){ | 
|---|
| 372 | mem_tab = mem_tab_buf; | 
|---|
| 373 | for ( i = 0; mem_init[i].opcode != 0; i++ ){ | 
|---|
| 374 | j = mem_init[i].opcode - MEM_MIN; | 
|---|
| 375 | mem_tab[j].name = mem_init[i].name; | 
|---|
| 376 | mem_tab[j].numops = mem_init[i].numops; | 
|---|
| 377 | } | 
|---|
| 378 | } | 
|---|
| 379 |  | 
|---|
| 380 | i = ((word1 >> 24) & 0xff) - MEM_MIN; | 
|---|
| 381 | mode = (word1 >> 10) & 0xf; | 
|---|
| 382 |  | 
|---|
| 383 | if ( (mem_tab[i].name != NULL)          /* Valid instruction */ | 
|---|
| 384 | &&   ((mode == 5) || (mode >=12)) ){    /* With 32-bit displacement */ | 
|---|
| 385 | len = 8; | 
|---|
| 386 | } else { | 
|---|
| 387 | len = 4; | 
|---|
| 388 | } | 
|---|
| 389 |  | 
|---|
| 390 | if ( noprint ){ | 
|---|
| 391 | return len; | 
|---|
| 392 | } | 
|---|
| 393 |  | 
|---|
| 394 | if ( (mem_tab[i].name == NULL) || (mode == 6) ){ | 
|---|
| 395 | invalid( word1 ); | 
|---|
| 396 | return len; | 
|---|
| 397 | } | 
|---|
| 398 |  | 
|---|
| 399 | (*info->fprintf_func)( stream, "%s\t", mem_tab[i].name ); | 
|---|
| 400 |  | 
|---|
| 401 | reg1 = reg_names[ (word1 >> 19) & 0x1f ];       /* MEMB only */ | 
|---|
| 402 | reg2 = reg_names[ (word1 >> 14) & 0x1f ]; | 
|---|
| 403 | reg3 = reg_names[ word1 & 0x1f ];               /* MEMB only */ | 
|---|
| 404 | offset = word1 & 0xfff;                         /* MEMA only  */ | 
|---|
| 405 |  | 
|---|
| 406 | switch ( mem_tab[i].numops ){ | 
|---|
| 407 |  | 
|---|
| 408 | case 2: /* LOAD INSTRUCTION */ | 
|---|
| 409 | if ( mode & 4 ){                        /* MEMB FORMAT */ | 
|---|
| 410 | ea( memaddr, mode, reg2, reg3, word1, word2 ); | 
|---|
| 411 | (*info->fprintf_func)( stream, ",%s", reg1 ); | 
|---|
| 412 | } else {                                /* MEMA FORMAT */ | 
|---|
| 413 | (*info->fprintf_func)( stream, "0x%x", (unsigned) offset ); | 
|---|
| 414 | if (mode & 8) { | 
|---|
| 415 | (*info->fprintf_func)( stream, "(%s)", reg2 ); | 
|---|
| 416 | } | 
|---|
| 417 | (*info->fprintf_func)( stream, ",%s", reg1 ); | 
|---|
| 418 | } | 
|---|
| 419 | break; | 
|---|
| 420 |  | 
|---|
| 421 | case -2: /* STORE INSTRUCTION */ | 
|---|
| 422 | if ( mode & 4 ){                        /* MEMB FORMAT */ | 
|---|
| 423 | (*info->fprintf_func)( stream, "%s,", reg1 ); | 
|---|
| 424 | ea( memaddr, mode, reg2, reg3, word1, word2 ); | 
|---|
| 425 | } else {                                /* MEMA FORMAT */ | 
|---|
| 426 | (*info->fprintf_func)( stream, "%s,0x%x", reg1, (unsigned) offset ); | 
|---|
| 427 | if (mode & 8) { | 
|---|
| 428 | (*info->fprintf_func)( stream, "(%s)", reg2 ); | 
|---|
| 429 | } | 
|---|
| 430 | } | 
|---|
| 431 | break; | 
|---|
| 432 |  | 
|---|
| 433 | case 1: /* BX/CALLX INSTRUCTION */ | 
|---|
| 434 | if ( mode & 4 ){                        /* MEMB FORMAT */ | 
|---|
| 435 | ea( memaddr, mode, reg2, reg3, word1, word2 ); | 
|---|
| 436 | } else {                                /* MEMA FORMAT */ | 
|---|
| 437 | (*info->fprintf_func)( stream, "0x%x", (unsigned) offset ); | 
|---|
| 438 | if (mode & 8) { | 
|---|
| 439 | (*info->fprintf_func)( stream, "(%s)", reg2 ); | 
|---|
| 440 | } | 
|---|
| 441 | } | 
|---|
| 442 | break; | 
|---|
| 443 | } | 
|---|
| 444 |  | 
|---|
| 445 | return len; | 
|---|
| 446 | } | 
|---|
| 447 |  | 
|---|
| 448 | /****************************************/ | 
|---|
| 449 | /* REG format                           */ | 
|---|
| 450 | /****************************************/ | 
|---|
| 451 | static void | 
|---|
| 452 | reg( word1 ) | 
|---|
| 453 | unsigned long word1; | 
|---|
| 454 | { | 
|---|
| 455 | int i, j; | 
|---|
| 456 | int opcode; | 
|---|
| 457 | int fp; | 
|---|
| 458 | int m1, m2, m3; | 
|---|
| 459 | int s1, s2; | 
|---|
| 460 | int src, src2, dst; | 
|---|
| 461 | char *mnemp; | 
|---|
| 462 |  | 
|---|
| 463 | /* This lookup table is too sparse to make it worth typing in, but not | 
|---|
| 464 | so large as to make a sparse array necessary.  We create the table | 
|---|
| 465 | at runtime.  */ | 
|---|
| 466 |  | 
|---|
| 467 | /* | 
|---|
| 468 | * NOTE: In this table, the meaning of 'numops' is: | 
|---|
| 469 | *       1: single operand, which is NOT a destination. | 
|---|
| 470 | *      -1: single operand, which IS a destination. | 
|---|
| 471 | *       2: 2 operands, the 2nd of which is NOT a destination. | 
|---|
| 472 | *      -2: 2 operands, the 2nd of which IS a destination. | 
|---|
| 473 | *       3: 3 operands | 
|---|
| 474 | * | 
|---|
| 475 | *      If an opcode mnemonic begins with "F", it is a floating-point | 
|---|
| 476 | *      opcode (the "F" is not printed). | 
|---|
| 477 | */ | 
|---|
| 478 |  | 
|---|
| 479 | static struct tabent *reg_tab; | 
|---|
| 480 | static const struct sparse_tabent reg_init[] = { | 
|---|
| 481 | #define REG_MIN 0x580 | 
|---|
| 482 | { 0x580,      "notbit",       3 }, | 
|---|
| 483 | { 0x581,      "and",          3 }, | 
|---|
| 484 | { 0x582,      "andnot",       3 }, | 
|---|
| 485 | { 0x583,      "setbit",       3 }, | 
|---|
| 486 | { 0x584,      "notand",       3 }, | 
|---|
| 487 | { 0x586,      "xor",          3 }, | 
|---|
| 488 | { 0x587,      "or",           3 }, | 
|---|
| 489 | { 0x588,      "nor",          3 }, | 
|---|
| 490 | { 0x589,      "xnor",         3 }, | 
|---|
| 491 | { 0x58a,      "not",          -2 }, | 
|---|
| 492 | { 0x58b,      "ornot",        3 }, | 
|---|
| 493 | { 0x58c,      "clrbit",       3 }, | 
|---|
| 494 | { 0x58d,      "notor",        3 }, | 
|---|
| 495 | { 0x58e,      "nand",         3 }, | 
|---|
| 496 | { 0x58f,      "alterbit",     3 }, | 
|---|
| 497 | { 0x590,      "addo",         3 }, | 
|---|
| 498 | { 0x591,      "addi",         3 }, | 
|---|
| 499 | { 0x592,      "subo",         3 }, | 
|---|
| 500 | { 0x593,      "subi",         3 }, | 
|---|
| 501 | { 0x594,      "cmpob",        2 }, | 
|---|
| 502 | { 0x595,      "cmpib",        2 }, | 
|---|
| 503 | { 0x596,      "cmpos",        2 }, | 
|---|
| 504 | { 0x597,      "cmpis",        2 }, | 
|---|
| 505 | { 0x598,      "shro",         3 }, | 
|---|
| 506 | { 0x59a,      "shrdi",        3 }, | 
|---|
| 507 | { 0x59b,      "shri",         3 }, | 
|---|
| 508 | { 0x59c,      "shlo",         3 }, | 
|---|
| 509 | { 0x59d,      "rotate",       3 }, | 
|---|
| 510 | { 0x59e,      "shli",         3 }, | 
|---|
| 511 | { 0x5a0,      "cmpo",         2 }, | 
|---|
| 512 | { 0x5a1,      "cmpi",         2 }, | 
|---|
| 513 | { 0x5a2,      "concmpo",      2 }, | 
|---|
| 514 | { 0x5a3,      "concmpi",      2 }, | 
|---|
| 515 | { 0x5a4,      "cmpinco",      3 }, | 
|---|
| 516 | { 0x5a5,      "cmpinci",      3 }, | 
|---|
| 517 | { 0x5a6,      "cmpdeco",      3 }, | 
|---|
| 518 | { 0x5a7,      "cmpdeci",      3 }, | 
|---|
| 519 | { 0x5ac,      "scanbyte",     2 }, | 
|---|
| 520 | { 0x5ad,      "bswap",        -2 }, | 
|---|
| 521 | { 0x5ae,      "chkbit",       2 }, | 
|---|
| 522 | { 0x5b0,      "addc",         3 }, | 
|---|
| 523 | { 0x5b2,      "subc",         3 }, | 
|---|
| 524 | { 0x5b4,      "intdis",       0 }, | 
|---|
| 525 | { 0x5b5,      "inten",        0 }, | 
|---|
| 526 | { 0x5cc,      "mov",          -2 }, | 
|---|
| 527 | { 0x5d8,      "eshro",        3 }, | 
|---|
| 528 | { 0x5dc,      "movl",         -2 }, | 
|---|
| 529 | { 0x5ec,      "movt",         -2 }, | 
|---|
| 530 | { 0x5fc,      "movq",         -2 }, | 
|---|
| 531 | { 0x600,      "synmov",       2 }, | 
|---|
| 532 | { 0x601,      "synmovl",      2 }, | 
|---|
| 533 | { 0x602,      "synmovq",      2 }, | 
|---|
| 534 | { 0x603,      "cmpstr",       3 }, | 
|---|
| 535 | { 0x604,      "movqstr",      3 }, | 
|---|
| 536 | { 0x605,      "movstr",       3 }, | 
|---|
| 537 | { 0x610,      "atmod",        3 }, | 
|---|
| 538 | { 0x612,      "atadd",        3 }, | 
|---|
| 539 | { 0x613,      "inspacc",      -2 }, | 
|---|
| 540 | { 0x614,      "ldphy",        -2 }, | 
|---|
| 541 | { 0x615,      "synld",        -2 }, | 
|---|
| 542 | { 0x617,      "fill",         3 }, | 
|---|
| 543 | { 0x630,      "sdma",         3 }, | 
|---|
| 544 | { 0x631,      "udma",         0 }, | 
|---|
| 545 | { 0x640,      "spanbit",      -2 }, | 
|---|
| 546 | { 0x641,      "scanbit",      -2 }, | 
|---|
| 547 | { 0x642,      "daddc",        3 }, | 
|---|
| 548 | { 0x643,      "dsubc",        3 }, | 
|---|
| 549 | { 0x644,      "dmovt",        -2 }, | 
|---|
| 550 | { 0x645,      "modac",        3 }, | 
|---|
| 551 | { 0x646,      "condrec",      -2 }, | 
|---|
| 552 | { 0x650,      "modify",       3 }, | 
|---|
| 553 | { 0x651,      "extract",      3 }, | 
|---|
| 554 | { 0x654,      "modtc",        3 }, | 
|---|
| 555 | { 0x655,      "modpc",        3 }, | 
|---|
| 556 | { 0x656,      "receive",      -2 }, | 
|---|
| 557 | { 0x658,      "intctl",       -2 }, | 
|---|
| 558 | { 0x659,      "sysctl",       3 }, | 
|---|
| 559 | { 0x65b,      "icctl",        3 }, | 
|---|
| 560 | { 0x65c,      "dcctl",        3 }, | 
|---|
| 561 | { 0x65d,      "halt",         0 }, | 
|---|
| 562 | { 0x660,      "calls",        1 }, | 
|---|
| 563 | { 0x662,      "send",         3 }, | 
|---|
| 564 | { 0x663,      "sendserv",     1 }, | 
|---|
| 565 | { 0x664,      "resumprcs",    1 }, | 
|---|
| 566 | { 0x665,      "schedprcs",    1 }, | 
|---|
| 567 | { 0x666,      "saveprcs",     0 }, | 
|---|
| 568 | { 0x668,      "condwait",     1 }, | 
|---|
| 569 | { 0x669,      "wait",         1 }, | 
|---|
| 570 | { 0x66a,      "signal",       1 }, | 
|---|
| 571 | { 0x66b,      "mark",         0 }, | 
|---|
| 572 | { 0x66c,      "fmark",        0 }, | 
|---|
| 573 | { 0x66d,      "flushreg",     0 }, | 
|---|
| 574 | { 0x66f,      "syncf",        0 }, | 
|---|
| 575 | { 0x670,      "emul",         3 }, | 
|---|
| 576 | { 0x671,      "ediv",         3 }, | 
|---|
| 577 | { 0x673,      "ldtime",       -1 }, | 
|---|
| 578 | { 0x674,      "Fcvtir",       -2 }, | 
|---|
| 579 | { 0x675,      "Fcvtilr",      -2 }, | 
|---|
| 580 | { 0x676,      "Fscalerl",     3 }, | 
|---|
| 581 | { 0x677,      "Fscaler",      3 }, | 
|---|
| 582 | { 0x680,      "Fatanr",       3 }, | 
|---|
| 583 | { 0x681,      "Flogepr",      3 }, | 
|---|
| 584 | { 0x682,      "Flogr",        3 }, | 
|---|
| 585 | { 0x683,      "Fremr",        3 }, | 
|---|
| 586 | { 0x684,      "Fcmpor",       2 }, | 
|---|
| 587 | { 0x685,      "Fcmpr",        2 }, | 
|---|
| 588 | { 0x688,      "Fsqrtr",       -2 }, | 
|---|
| 589 | { 0x689,      "Fexpr",        -2 }, | 
|---|
| 590 | { 0x68a,      "Flogbnr",      -2 }, | 
|---|
| 591 | { 0x68b,      "Froundr",      -2 }, | 
|---|
| 592 | { 0x68c,      "Fsinr",        -2 }, | 
|---|
| 593 | { 0x68d,      "Fcosr",        -2 }, | 
|---|
| 594 | { 0x68e,      "Ftanr",        -2 }, | 
|---|
| 595 | { 0x68f,      "Fclassr",      1 }, | 
|---|
| 596 | { 0x690,      "Fatanrl",      3 }, | 
|---|
| 597 | { 0x691,      "Flogeprl",     3 }, | 
|---|
| 598 | { 0x692,      "Flogrl",       3 }, | 
|---|
| 599 | { 0x693,      "Fremrl",       3 }, | 
|---|
| 600 | { 0x694,      "Fcmporl",      2 }, | 
|---|
| 601 | { 0x695,      "Fcmprl",       2 }, | 
|---|
| 602 | { 0x698,      "Fsqrtrl",      -2 }, | 
|---|
| 603 | { 0x699,      "Fexprl",       -2 }, | 
|---|
| 604 | { 0x69a,      "Flogbnrl",     -2 }, | 
|---|
| 605 | { 0x69b,      "Froundrl",     -2 }, | 
|---|
| 606 | { 0x69c,      "Fsinrl",       -2 }, | 
|---|
| 607 | { 0x69d,      "Fcosrl",       -2 }, | 
|---|
| 608 | { 0x69e,      "Ftanrl",       -2 }, | 
|---|
| 609 | { 0x69f,      "Fclassrl",     1 }, | 
|---|
| 610 | { 0x6c0,      "Fcvtri",       -2 }, | 
|---|
| 611 | { 0x6c1,      "Fcvtril",      -2 }, | 
|---|
| 612 | { 0x6c2,      "Fcvtzri",      -2 }, | 
|---|
| 613 | { 0x6c3,      "Fcvtzril",     -2 }, | 
|---|
| 614 | { 0x6c9,      "Fmovr",        -2 }, | 
|---|
| 615 | { 0x6d9,      "Fmovrl",       -2 }, | 
|---|
| 616 | { 0x6e1,      "Fmovre",       -2 }, | 
|---|
| 617 | { 0x6e2,      "Fcpysre",      3 }, | 
|---|
| 618 | { 0x6e3,      "Fcpyrsre",     3 }, | 
|---|
| 619 | { 0x701,      "mulo",         3 }, | 
|---|
| 620 | { 0x708,      "remo",         3 }, | 
|---|
| 621 | { 0x70b,      "divo",         3 }, | 
|---|
| 622 | { 0x741,      "muli",         3 }, | 
|---|
| 623 | { 0x748,      "remi",         3 }, | 
|---|
| 624 | { 0x749,      "modi",         3 }, | 
|---|
| 625 | { 0x74b,      "divi",         3 }, | 
|---|
| 626 | { 0x780,      "addono",       3 }, | 
|---|
| 627 | { 0x781,      "addino",       3 }, | 
|---|
| 628 | { 0x782,      "subono",       3 }, | 
|---|
| 629 | { 0x783,      "subino",       3 }, | 
|---|
| 630 | { 0x784,      "selno",        3 }, | 
|---|
| 631 | { 0x78b,      "Fdivr",        3 }, | 
|---|
| 632 | { 0x78c,      "Fmulr",        3 }, | 
|---|
| 633 | { 0x78d,      "Fsubr",        3 }, | 
|---|
| 634 | { 0x78f,      "Faddr",        3 }, | 
|---|
| 635 | { 0x790,      "addog",        3 }, | 
|---|
| 636 | { 0x791,      "addig",        3 }, | 
|---|
| 637 | { 0x792,      "subog",        3 }, | 
|---|
| 638 | { 0x793,      "subig",        3 }, | 
|---|
| 639 | { 0x794,      "selg",         3 }, | 
|---|
| 640 | { 0x79b,      "Fdivrl",       3 }, | 
|---|
| 641 | { 0x79c,      "Fmulrl",       3 }, | 
|---|
| 642 | { 0x79d,      "Fsubrl",       3 }, | 
|---|
| 643 | { 0x79f,      "Faddrl",       3 }, | 
|---|
| 644 | { 0x7a0,      "addoe",        3 }, | 
|---|
| 645 | { 0x7a1,      "addie",        3 }, | 
|---|
| 646 | { 0x7a2,      "suboe",        3 }, | 
|---|
| 647 | { 0x7a3,      "subie",        3 }, | 
|---|
| 648 | { 0x7a4,      "sele",         3 }, | 
|---|
| 649 | { 0x7b0,      "addoge",       3 }, | 
|---|
| 650 | { 0x7b1,      "addige",       3 }, | 
|---|
| 651 | { 0x7b2,      "suboge",       3 }, | 
|---|
| 652 | { 0x7b3,      "subige",       3 }, | 
|---|
| 653 | { 0x7b4,      "selge",        3 }, | 
|---|
| 654 | { 0x7c0,      "addol",        3 }, | 
|---|
| 655 | { 0x7c1,      "addil",        3 }, | 
|---|
| 656 | { 0x7c2,      "subol",        3 }, | 
|---|
| 657 | { 0x7c3,      "subil",        3 }, | 
|---|
| 658 | { 0x7c4,      "sell",         3 }, | 
|---|
| 659 | { 0x7d0,      "addone",       3 }, | 
|---|
| 660 | { 0x7d1,      "addine",       3 }, | 
|---|
| 661 | { 0x7d2,      "subone",       3 }, | 
|---|
| 662 | { 0x7d3,      "subine",       3 }, | 
|---|
| 663 | { 0x7d4,      "selne",        3 }, | 
|---|
| 664 | { 0x7e0,      "addole",       3 }, | 
|---|
| 665 | { 0x7e1,      "addile",       3 }, | 
|---|
| 666 | { 0x7e2,      "subole",       3 }, | 
|---|
| 667 | { 0x7e3,      "subile",       3 }, | 
|---|
| 668 | { 0x7e4,      "selle",        3 }, | 
|---|
| 669 | { 0x7f0,      "addoo",        3 }, | 
|---|
| 670 | { 0x7f1,      "addio",        3 }, | 
|---|
| 671 | { 0x7f2,      "suboo",        3 }, | 
|---|
| 672 | { 0x7f3,      "subio",        3 }, | 
|---|
| 673 | { 0x7f4,      "selo",         3 }, | 
|---|
| 674 | #define REG_MAX 0x7f4 | 
|---|
| 675 | { 0,          NULL,           0 } | 
|---|
| 676 | }; | 
|---|
| 677 | static struct tabent reg_tab_buf[REG_MAX - REG_MIN + 1]; | 
|---|
| 678 |  | 
|---|
| 679 | if ( reg_tab == NULL ){ | 
|---|
| 680 | reg_tab = reg_tab_buf; | 
|---|
| 681 | for ( i = 0; reg_init[i].opcode != 0; i++ ){ | 
|---|
| 682 | j = reg_init[i].opcode - REG_MIN; | 
|---|
| 683 | reg_tab[j].name = reg_init[i].name; | 
|---|
| 684 | reg_tab[j].numops = reg_init[i].numops; | 
|---|
| 685 | } | 
|---|
| 686 | } | 
|---|
| 687 |  | 
|---|
| 688 | opcode = ((word1 >> 20) & 0xff0) | ((word1 >> 7) & 0xf); | 
|---|
| 689 | i = opcode - REG_MIN; | 
|---|
| 690 |  | 
|---|
| 691 | if ( (opcode<REG_MIN) || (opcode>REG_MAX) || (reg_tab[i].name==NULL) ){ | 
|---|
| 692 | invalid( word1 ); | 
|---|
| 693 | return; | 
|---|
| 694 | } | 
|---|
| 695 |  | 
|---|
| 696 | mnemp = reg_tab[i].name; | 
|---|
| 697 | if ( *mnemp == 'F' ){ | 
|---|
| 698 | fp = 1; | 
|---|
| 699 | mnemp++; | 
|---|
| 700 | } else { | 
|---|
| 701 | fp = 0; | 
|---|
| 702 | } | 
|---|
| 703 |  | 
|---|
| 704 | (*info->fprintf_func)( stream, mnemp ); | 
|---|
| 705 |  | 
|---|
| 706 | s1   = (word1 >> 5)  & 1; | 
|---|
| 707 | s2   = (word1 >> 6)  & 1; | 
|---|
| 708 | m1   = (word1 >> 11) & 1; | 
|---|
| 709 | m2   = (word1 >> 12) & 1; | 
|---|
| 710 | m3   = (word1 >> 13) & 1; | 
|---|
| 711 | src  =  word1        & 0x1f; | 
|---|
| 712 | src2 = (word1 >> 14) & 0x1f; | 
|---|
| 713 | dst  = (word1 >> 19) & 0x1f; | 
|---|
| 714 |  | 
|---|
| 715 | if  ( reg_tab[i].numops != 0 ){ | 
|---|
| 716 | (*info->fprintf_func)( stream, "\t" ); | 
|---|
| 717 |  | 
|---|
| 718 | switch ( reg_tab[i].numops ){ | 
|---|
| 719 | case 1: | 
|---|
| 720 | regop( m1, s1, src, fp ); | 
|---|
| 721 | break; | 
|---|
| 722 | case -1: | 
|---|
| 723 | dstop( m3, dst, fp ); | 
|---|
| 724 | break; | 
|---|
| 725 | case 2: | 
|---|
| 726 | regop( m1, s1, src, fp ); | 
|---|
| 727 | (*info->fprintf_func)( stream, "," ); | 
|---|
| 728 | regop( m2, s2, src2, fp ); | 
|---|
| 729 | break; | 
|---|
| 730 | case -2: | 
|---|
| 731 | regop( m1, s1, src, fp ); | 
|---|
| 732 | (*info->fprintf_func)( stream, "," ); | 
|---|
| 733 | dstop( m3, dst, fp ); | 
|---|
| 734 | break; | 
|---|
| 735 | case 3: | 
|---|
| 736 | regop( m1, s1, src, fp ); | 
|---|
| 737 | (*info->fprintf_func)( stream, "," ); | 
|---|
| 738 | regop( m2, s2, src2, fp ); | 
|---|
| 739 | (*info->fprintf_func)( stream, "," ); | 
|---|
| 740 | dstop( m3, dst, fp ); | 
|---|
| 741 | break; | 
|---|
| 742 | } | 
|---|
| 743 | } | 
|---|
| 744 | } | 
|---|
| 745 |  | 
|---|
| 746 |  | 
|---|
| 747 | /* | 
|---|
| 748 | * Print out effective address for memb instructions. | 
|---|
| 749 | */ | 
|---|
| 750 | static void | 
|---|
| 751 | ea( memaddr, mode, reg2, reg3, word1, word2 ) | 
|---|
| 752 | bfd_vma memaddr; | 
|---|
| 753 | int mode; | 
|---|
| 754 | char *reg2, *reg3; | 
|---|
| 755 | int word1; | 
|---|
| 756 | unsigned int word2; | 
|---|
| 757 | { | 
|---|
| 758 | int scale; | 
|---|
| 759 | static const int scale_tab[] = { 1, 2, 4, 8, 16 }; | 
|---|
| 760 |  | 
|---|
| 761 | scale = (word1 >> 7) & 0x07; | 
|---|
| 762 | if ( (scale > 4) || (((word1 >> 5) & 0x03) != 0) ){ | 
|---|
| 763 | invalid( word1 ); | 
|---|
| 764 | return; | 
|---|
| 765 | } | 
|---|
| 766 | scale = scale_tab[scale]; | 
|---|
| 767 |  | 
|---|
| 768 | switch (mode) { | 
|---|
| 769 | case 4:                                         /* (reg) */ | 
|---|
| 770 | (*info->fprintf_func)( stream, "(%s)", reg2 ); | 
|---|
| 771 | break; | 
|---|
| 772 | case 5:                                         /* displ+8(ip) */ | 
|---|
| 773 | print_addr( word2+8+memaddr ); | 
|---|
| 774 | break; | 
|---|
| 775 | case 7:                                         /* (reg)[index*scale] */ | 
|---|
| 776 | if (scale == 1) { | 
|---|
| 777 | (*info->fprintf_func)( stream, "(%s)[%s]", reg2, reg3 ); | 
|---|
| 778 | } else { | 
|---|
| 779 | (*info->fprintf_func)( stream, "(%s)[%s*%d]",reg2,reg3,scale); | 
|---|
| 780 | } | 
|---|
| 781 | break; | 
|---|
| 782 | case 12:                                        /* displacement */ | 
|---|
| 783 | print_addr( (bfd_vma)word2 ); | 
|---|
| 784 | break; | 
|---|
| 785 | case 13:                                        /* displ(reg) */ | 
|---|
| 786 | print_addr( (bfd_vma)word2 ); | 
|---|
| 787 | (*info->fprintf_func)( stream, "(%s)", reg2 ); | 
|---|
| 788 | break; | 
|---|
| 789 | case 14:                                        /* displ[index*scale] */ | 
|---|
| 790 | print_addr( (bfd_vma)word2 ); | 
|---|
| 791 | if (scale == 1) { | 
|---|
| 792 | (*info->fprintf_func)( stream, "[%s]", reg3 ); | 
|---|
| 793 | } else { | 
|---|
| 794 | (*info->fprintf_func)( stream, "[%s*%d]", reg3, scale ); | 
|---|
| 795 | } | 
|---|
| 796 | break; | 
|---|
| 797 | case 15:                                /* displ(reg)[index*scale] */ | 
|---|
| 798 | print_addr( (bfd_vma)word2 ); | 
|---|
| 799 | if (scale == 1) { | 
|---|
| 800 | (*info->fprintf_func)( stream, "(%s)[%s]", reg2, reg3 ); | 
|---|
| 801 | } else { | 
|---|
| 802 | (*info->fprintf_func)( stream, "(%s)[%s*%d]",reg2,reg3,scale ); | 
|---|
| 803 | } | 
|---|
| 804 | break; | 
|---|
| 805 | default: | 
|---|
| 806 | invalid( word1 ); | 
|---|
| 807 | return; | 
|---|
| 808 | } | 
|---|
| 809 | } | 
|---|
| 810 |  | 
|---|
| 811 |  | 
|---|
| 812 | /************************************************/ | 
|---|
| 813 | /* Register Instruction Operand                 */ | 
|---|
| 814 | /************************************************/ | 
|---|
| 815 | static void | 
|---|
| 816 | regop( mode, spec, reg, fp ) | 
|---|
| 817 | int mode, spec, reg, fp; | 
|---|
| 818 | { | 
|---|
| 819 | if ( fp ){                              /* FLOATING POINT INSTRUCTION */ | 
|---|
| 820 | if ( mode == 1 ){                       /* FP operand */ | 
|---|
| 821 | switch ( reg ){ | 
|---|
| 822 | case 0:  (*info->fprintf_func)( stream, "fp0" ); | 
|---|
| 823 | break; | 
|---|
| 824 | case 1:  (*info->fprintf_func)( stream, "fp1" ); | 
|---|
| 825 | break; | 
|---|
| 826 | case 2:  (*info->fprintf_func)( stream, "fp2" ); | 
|---|
| 827 | break; | 
|---|
| 828 | case 3:  (*info->fprintf_func)( stream, "fp3" ); | 
|---|
| 829 | break; | 
|---|
| 830 | case 16: (*info->fprintf_func)( stream, "0f0.0" ); | 
|---|
| 831 | break; | 
|---|
| 832 | case 22: (*info->fprintf_func)( stream, "0f1.0" ); | 
|---|
| 833 | break; | 
|---|
| 834 | default: (*info->fprintf_func)( stream, "?" ); | 
|---|
| 835 | break; | 
|---|
| 836 | } | 
|---|
| 837 | } else {                                /* Non-FP register */ | 
|---|
| 838 | (*info->fprintf_func)( stream, reg_names[reg] ); | 
|---|
| 839 | } | 
|---|
| 840 | } else {                                /* NOT FLOATING POINT */ | 
|---|
| 841 | if ( mode == 1 ){                       /* Literal */ | 
|---|
| 842 | (*info->fprintf_func)( stream, "%d", reg ); | 
|---|
| 843 | } else {                                /* Register */ | 
|---|
| 844 | if ( spec == 0 ){ | 
|---|
| 845 | (*info->fprintf_func)( stream, reg_names[reg] ); | 
|---|
| 846 | } else { | 
|---|
| 847 | (*info->fprintf_func)( stream, "sf%d", reg ); | 
|---|
| 848 | } | 
|---|
| 849 | } | 
|---|
| 850 | } | 
|---|
| 851 | } | 
|---|
| 852 |  | 
|---|
| 853 | /************************************************/ | 
|---|
| 854 | /* Register Instruction Destination Operand     */ | 
|---|
| 855 | /************************************************/ | 
|---|
| 856 | static void | 
|---|
| 857 | dstop( mode, reg, fp ) | 
|---|
| 858 | int mode, reg, fp; | 
|---|
| 859 | { | 
|---|
| 860 | /* 'dst' operand can't be a literal. On non-FP instructions,  register | 
|---|
| 861 | * mode is assumed and "m3" acts as if were "s3";  on FP-instructions, | 
|---|
| 862 | * sf registers are not allowed so m3 acts normally. | 
|---|
| 863 | */ | 
|---|
| 864 | if ( fp ){ | 
|---|
| 865 | regop( mode, 0, reg, fp ); | 
|---|
| 866 | } else { | 
|---|
| 867 | regop( 0, mode, reg, fp ); | 
|---|
| 868 | } | 
|---|
| 869 | } | 
|---|
| 870 |  | 
|---|
| 871 |  | 
|---|
| 872 | static void | 
|---|
| 873 | invalid( word1 ) | 
|---|
| 874 | int word1; | 
|---|
| 875 | { | 
|---|
| 876 | (*info->fprintf_func)( stream, ".word\t0x%08x", (unsigned) word1 ); | 
|---|
| 877 | } | 
|---|
| 878 |  | 
|---|
| 879 | static void | 
|---|
| 880 | print_addr(a) | 
|---|
| 881 | bfd_vma a; | 
|---|
| 882 | { | 
|---|
| 883 | (*info->print_address_func) (a, info); | 
|---|
| 884 | } | 
|---|
| 885 |  | 
|---|
| 886 | static void | 
|---|
| 887 | put_abs( word1, word2 ) | 
|---|
| 888 | unsigned long word1, word2; | 
|---|
| 889 | { | 
|---|
| 890 | #ifdef IN_GDB | 
|---|
| 891 | return; | 
|---|
| 892 | #else | 
|---|
| 893 | int len; | 
|---|
| 894 |  | 
|---|
| 895 | switch ( (word1 >> 28) & 0xf ){ | 
|---|
| 896 | case 0x8: | 
|---|
| 897 | case 0x9: | 
|---|
| 898 | case 0xa: | 
|---|
| 899 | case 0xb: | 
|---|
| 900 | case 0xc: | 
|---|
| 901 | /* MEM format instruction */ | 
|---|
| 902 | len = mem( 0, word1, word2, 1 ); | 
|---|
| 903 | break; | 
|---|
| 904 | default: | 
|---|
| 905 | len = 4; | 
|---|
| 906 | break; | 
|---|
| 907 | } | 
|---|
| 908 |  | 
|---|
| 909 | if ( len == 8 ){ | 
|---|
| 910 | (*info->fprintf_func)( stream, "%08x %08x\t", word1, word2 ); | 
|---|
| 911 | } else { | 
|---|
| 912 | (*info->fprintf_func)( stream, "%08x         \t", word1 ); | 
|---|
| 913 | } | 
|---|
| 914 | ; | 
|---|
| 915 |  | 
|---|
| 916 | #endif | 
|---|
| 917 | } | 
|---|