| 1 | /* i370-opc.c -- Instruction 370 (ESA/390) architecture opcode list | 
|---|
| 2 | Copyright 1994, 1999, 2000, 2001 Free Software Foundation, Inc. | 
|---|
| 3 | PowerPC version written by Ian Lance Taylor, Cygnus Support | 
|---|
| 4 | Rewritten for i370 ESA/390 support by Linas Vepstas <linas@linas.org> 1998, 1999 | 
|---|
| 5 |  | 
|---|
| 6 | This file is part of GDB, GAS, and the GNU binutils. | 
|---|
| 7 |  | 
|---|
| 8 | GDB, GAS, and the GNU binutils are free software; you can redistribute | 
|---|
| 9 | them and/or modify them under the terms of the GNU General Public | 
|---|
| 10 | License as published by the Free Software Foundation; either version | 
|---|
| 11 | 2, or (at your option) any later version. | 
|---|
| 12 |  | 
|---|
| 13 | GDB, GAS, and the GNU binutils are distributed in the hope that they | 
|---|
| 14 | will be useful, but WITHOUT ANY WARRANTY; without even the implied | 
|---|
| 15 | warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See | 
|---|
| 16 | the GNU General Public License for more details. | 
|---|
| 17 |  | 
|---|
| 18 | You should have received a copy of the GNU General Public License | 
|---|
| 19 | along with this file; see the file COPYING.  If not, write to the Free | 
|---|
| 20 | Software Foundation, 59 Temple Place - Suite 330, Boston, MA | 
|---|
| 21 | 02111-1307, USA.  */ | 
|---|
| 22 |  | 
|---|
| 23 | #include <stdio.h> | 
|---|
| 24 | #include "sysdep.h" | 
|---|
| 25 | #include "opcode/i370.h" | 
|---|
| 26 |  | 
|---|
| 27 | /* This file holds the i370 opcode table.  The opcode table | 
|---|
| 28 | includes almost all of the extended instruction mnemonics.  This | 
|---|
| 29 | permits the disassembler to use them, and simplifies the assembler | 
|---|
| 30 | logic, at the cost of increasing the table size.  The table is | 
|---|
| 31 | strictly constant data, so the compiler should be able to put it in | 
|---|
| 32 | the .text section. | 
|---|
| 33 |  | 
|---|
| 34 | This file also holds the operand table.  All knowledge about | 
|---|
| 35 | inserting operands into instructions and vice-versa is kept in this | 
|---|
| 36 | file.  */ | 
|---|
| 37 |  | 
|---|
| 38 |  | 
|---|
| 39 | /* Local insertion and extraction functions.  */ | 
|---|
| 40 | static i370_insn_t insert_ss_b2  PARAMS (( i370_insn_t, long, const char **)); | 
|---|
| 41 | static i370_insn_t insert_ss_d2  PARAMS (( i370_insn_t, long, const char **)); | 
|---|
| 42 | static i370_insn_t insert_rxf_r3  PARAMS (( i370_insn_t, long, const char **)); | 
|---|
| 43 | static long extract_ss_b2 PARAMS (( i370_insn_t, int *)); | 
|---|
| 44 | static long extract_ss_d2 PARAMS (( i370_insn_t, int *)); | 
|---|
| 45 | static long extract_rxf_r3 PARAMS (( i370_insn_t, int *)); | 
|---|
| 46 |  | 
|---|
| 47 |  | 
|---|
| 48 |  | 
|---|
| 49 | /* The operands table. | 
|---|
| 50 | The fields are bits, shift, insert, extract, flags, name. | 
|---|
| 51 | The types: | 
|---|
| 52 | I370_OPERAND_GPR register, must name a register, must be present | 
|---|
| 53 | I370_OPERAND_RELATIVE displacement or legnth field, must be present | 
|---|
| 54 | I370_OPERAND_BASE base register; if present, must name a register | 
|---|
| 55 | if absent, should take value of zero | 
|---|
| 56 | I370_OPERAND_INDEX index register; if present, must name a register | 
|---|
| 57 | if absent, should take value of zero | 
|---|
| 58 | I370_OPERAND_OPTIONAL other optional operand (usuall reg?) | 
|---|
| 59 | */ | 
|---|
| 60 |  | 
|---|
| 61 | const struct i370_operand i370_operands[] = | 
|---|
| 62 | { | 
|---|
| 63 | /* The zero index is used to indicate the end of the list of | 
|---|
| 64 | operands.  */ | 
|---|
| 65 | #define UNUSED 0 | 
|---|
| 66 | { 0, 0, 0, 0, 0, "unused" }, | 
|---|
| 67 |  | 
|---|
| 68 | /* The R1 register field in an RR form instruction.  */ | 
|---|
| 69 | #define RR_R1 (UNUSED + 1) | 
|---|
| 70 | #define RR_R1_MASK (0xf << 4) | 
|---|
| 71 | { 4, 4, 0, 0, I370_OPERAND_GPR, "RR R1" }, | 
|---|
| 72 |  | 
|---|
| 73 | /* The R2 register field in an RR form instruction.  */ | 
|---|
| 74 | #define RR_R2 (RR_R1 + 1) | 
|---|
| 75 | #define RR_R2_MASK (0xf) | 
|---|
| 76 | { 4, 0, 0, 0, I370_OPERAND_GPR, "RR R2" }, | 
|---|
| 77 |  | 
|---|
| 78 | /* The I field in an RR form SVC-style instruction.  */ | 
|---|
| 79 | #define RR_I (RR_R2 + 1) | 
|---|
| 80 | #define RR_I_MASK (0xff) | 
|---|
| 81 | { 8, 0, 0, 0, I370_OPERAND_RELATIVE, "RR I (svc)" }, | 
|---|
| 82 |  | 
|---|
| 83 | /* The R1 register field in an RRE form instruction.  */ | 
|---|
| 84 | #define RRE_R1 (RR_I + 1) | 
|---|
| 85 | #define RRE_R1_MASK (0xf << 4) | 
|---|
| 86 | { 4, 4, 0, 0, I370_OPERAND_GPR, "RRE R1" }, | 
|---|
| 87 |  | 
|---|
| 88 | /* The R2 register field in an RRE form instruction.  */ | 
|---|
| 89 | #define RRE_R2 (RRE_R1 + 1) | 
|---|
| 90 | #define RRE_R2_MASK (0xf) | 
|---|
| 91 | { 4, 0, 0, 0, I370_OPERAND_GPR, "RRE R2" }, | 
|---|
| 92 |  | 
|---|
| 93 | /* The R1 register field in an RRF form instruction.  */ | 
|---|
| 94 | #define RRF_R1 (RRE_R2 + 1) | 
|---|
| 95 | #define RRF_R1_MASK (0xf << 4) | 
|---|
| 96 | { 4, 4, 0, 0, I370_OPERAND_GPR, "RRF R1" }, | 
|---|
| 97 |  | 
|---|
| 98 | /* The R2 register field in an RRF form instruction.  */ | 
|---|
| 99 | #define RRF_R2 (RRF_R1 + 1) | 
|---|
| 100 | #define RRF_R2_MASK (0xf) | 
|---|
| 101 | { 4, 0, 0, 0, I370_OPERAND_GPR, "RRF R2" }, | 
|---|
| 102 |  | 
|---|
| 103 | /* The R3 register field in an RRF form instruction.  */ | 
|---|
| 104 | #define RRF_R3 (RRF_R2 + 1) | 
|---|
| 105 | #define RRF_R3_MASK (0xf << 12) | 
|---|
| 106 | { 4, 12, 0, 0, I370_OPERAND_GPR, "RRF R3" }, | 
|---|
| 107 |  | 
|---|
| 108 | /* The R1 register field in an RX or RS form instruction.  */ | 
|---|
| 109 | #define RX_R1 (RRF_R3 + 1) | 
|---|
| 110 | #define RX_R1_MASK (0xf << 20) | 
|---|
| 111 | { 4, 20, 0, 0, I370_OPERAND_GPR, "RX R1" }, | 
|---|
| 112 |  | 
|---|
| 113 | /* The X2 index field in an RX form instruction.  */ | 
|---|
| 114 | #define RX_X2 (RX_R1 + 1) | 
|---|
| 115 | #define RX_X2_MASK (0xf << 16) | 
|---|
| 116 | { 4, 16, 0, 0, I370_OPERAND_GPR | I370_OPERAND_INDEX, "RX X2"}, | 
|---|
| 117 |  | 
|---|
| 118 | /* The B2 base field in an RX form instruction.  */ | 
|---|
| 119 | #define RX_B2 (RX_X2 + 1) | 
|---|
| 120 | #define RX_B2_MASK (0xf << 12) | 
|---|
| 121 | { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_BASE, "RX B2"}, | 
|---|
| 122 |  | 
|---|
| 123 | /* The D2 displacement field in an RX form instruction.  */ | 
|---|
| 124 | #define RX_D2 (RX_B2 + 1) | 
|---|
| 125 | #define RX_D2_MASK (0xfff) | 
|---|
| 126 | { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "RX D2"}, | 
|---|
| 127 |  | 
|---|
| 128 | /* The R3 register field in an RXF form instruction.  */ | 
|---|
| 129 | #define RXF_R3 (RX_D2 + 1) | 
|---|
| 130 | #define RXF_R3_MASK (0xf << 12) | 
|---|
| 131 | { 4, 12, insert_rxf_r3, extract_rxf_r3, I370_OPERAND_GPR, "RXF R3" }, | 
|---|
| 132 |  | 
|---|
| 133 | /* The D2 displacement field in an RS form instruction.  */ | 
|---|
| 134 | #define RS_D2 (RXF_R3 + 1) | 
|---|
| 135 | #define RS_D2_MASK (0xfff) | 
|---|
| 136 | { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "RS D2"}, | 
|---|
| 137 |  | 
|---|
| 138 | /* The R3 register field in an RS form instruction.  */ | 
|---|
| 139 | #define RS_R3 (RS_D2 + 1) | 
|---|
| 140 | #define RS_R3_MASK (0xf << 16) | 
|---|
| 141 | { 4, 16, 0, 0, I370_OPERAND_GPR, "RS R3" }, | 
|---|
| 142 |  | 
|---|
| 143 | /* The B2 base field in an RS form instruction.  */ | 
|---|
| 144 | #define RS_B2 (RS_R3 + 1) | 
|---|
| 145 | #define RS_B2_MASK (0xf << 12) | 
|---|
| 146 | { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_BASE | I370_OPERAND_SBASE, "RS B2"}, | 
|---|
| 147 |  | 
|---|
| 148 | /* The optional B2 base field in an RS form instruction.  */ | 
|---|
| 149 | /* Note that this field will almost always be absent */ | 
|---|
| 150 | #define RS_B2_OPT (RS_B2 + 1) | 
|---|
| 151 | #define RS_B2_OPT_MASK (0xf << 12) | 
|---|
| 152 | { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_OPTIONAL, "RS B2 OPT"}, | 
|---|
| 153 |  | 
|---|
| 154 | /* The R1 register field in an RSI form instruction.  */ | 
|---|
| 155 | #define RSI_R1 (RS_B2_OPT + 1) | 
|---|
| 156 | #define RSI_R1_MASK (0xf << 20) | 
|---|
| 157 | { 4, 20, 0, 0, I370_OPERAND_GPR, "RSI R1" }, | 
|---|
| 158 |  | 
|---|
| 159 | /* The R3 register field in an RSI form instruction.  */ | 
|---|
| 160 | #define RSI_R3 (RSI_R1 + 1) | 
|---|
| 161 | #define RSI_R3_MASK (0xf << 16) | 
|---|
| 162 | { 4, 16, 0, 0, I370_OPERAND_GPR, "RSI R3" }, | 
|---|
| 163 |  | 
|---|
| 164 | /* The I2 immediate field in an RSI form instruction.  */ | 
|---|
| 165 | #define RSI_I2 (RSI_R3 + 1) | 
|---|
| 166 | #define RSI_I2_MASK (0xffff) | 
|---|
| 167 | { 16, 0, 0, 0, I370_OPERAND_RELATIVE, "RSI I2" }, | 
|---|
| 168 |  | 
|---|
| 169 | /* The R1 register field in an RI form instruction.  */ | 
|---|
| 170 | #define RI_R1 (RSI_I2 + 1) | 
|---|
| 171 | #define RI_R1_MASK (0xf << 20) | 
|---|
| 172 | { 4, 20, 0, 0, I370_OPERAND_GPR, "RI R1" }, | 
|---|
| 173 |  | 
|---|
| 174 | /* The I2 immediate field in an RI form instruction.  */ | 
|---|
| 175 | #define RI_I2 (RI_R1 + 1) | 
|---|
| 176 | #define RI_I2_MASK (0xffff) | 
|---|
| 177 | { 16, 0, 0, 0, I370_OPERAND_RELATIVE, "RI I2" }, | 
|---|
| 178 |  | 
|---|
| 179 | /* The I2 index field in an SI form instruction.  */ | 
|---|
| 180 | #define SI_I2 (RI_I2 + 1) | 
|---|
| 181 | #define SI_I2_MASK (0xff << 16) | 
|---|
| 182 | { 8, 16, 0, 0, I370_OPERAND_RELATIVE, "SI I2"}, | 
|---|
| 183 |  | 
|---|
| 184 | /* The B1 base register field in an SI form instruction.  */ | 
|---|
| 185 | #define SI_B1 (SI_I2 + 1) | 
|---|
| 186 | #define SI_B1_MASK (0xf << 12) | 
|---|
| 187 | { 4, 12, 0, 0, I370_OPERAND_GPR, "SI B1" }, | 
|---|
| 188 |  | 
|---|
| 189 | /* The D1 displacement field in an SI form instruction.  */ | 
|---|
| 190 | #define SI_D1 (SI_B1 + 1) | 
|---|
| 191 | #define SI_D1_MASK (0xfff) | 
|---|
| 192 | { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "SI D1" }, | 
|---|
| 193 |  | 
|---|
| 194 | /* The B2 base register field in an S form instruction.  */ | 
|---|
| 195 | #define S_B2 (SI_D1 + 1) | 
|---|
| 196 | #define S_B2_MASK (0xf << 12) | 
|---|
| 197 | { 4, 12, 0, 0, I370_OPERAND_GPR | I370_OPERAND_BASE | I370_OPERAND_SBASE, "S B2" }, | 
|---|
| 198 |  | 
|---|
| 199 | /* The D2 displacement field in an S form instruction.  */ | 
|---|
| 200 | #define S_D2 (S_B2 + 1) | 
|---|
| 201 | #define S_D2_MASK (0xfff) | 
|---|
| 202 | { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "S D2" }, | 
|---|
| 203 |  | 
|---|
| 204 | /* The L length field in an SS form instruction.  */ | 
|---|
| 205 | #define SS_L (S_D2 + 1) | 
|---|
| 206 | #define SS_L_MASK (0xffff<<16) | 
|---|
| 207 | { 8, 16, 0, 0, I370_OPERAND_RELATIVE | I370_OPERAND_LENGTH, "SS L" }, | 
|---|
| 208 |  | 
|---|
| 209 | /* The B1 base register field in an SS form instruction.  */ | 
|---|
| 210 | #define SS_B1 (SS_L + 1) | 
|---|
| 211 | #define SS_B1_MASK (0xf << 12) | 
|---|
| 212 | { 4, 12, 0, 0, I370_OPERAND_GPR, "SS B1" }, | 
|---|
| 213 |  | 
|---|
| 214 | /* The D1 displacement field in an SS form instruction.  */ | 
|---|
| 215 | #define SS_D1 (SS_B1 + 1) | 
|---|
| 216 | #define SS_D1_MASK (0xfff) | 
|---|
| 217 | { 12, 0, 0, 0, I370_OPERAND_RELATIVE, "SS D1" }, | 
|---|
| 218 |  | 
|---|
| 219 | /* The B2 base register field in an SS form instruction.  */ | 
|---|
| 220 | #define SS_B2 (SS_D1 + 1) | 
|---|
| 221 | #define SS_B2_MASK (0xf << 12) | 
|---|
| 222 | { 4, 12, insert_ss_b2, extract_ss_b2, I370_OPERAND_GPR | I370_OPERAND_BASE | I370_OPERAND_SBASE, "SS B2" }, | 
|---|
| 223 |  | 
|---|
| 224 | /* The D2 displacement field in an SS form instruction.  */ | 
|---|
| 225 | #define SS_D2 (SS_B2 + 1) | 
|---|
| 226 | #define SS_D2_MASK (0xfff) | 
|---|
| 227 | { 12, 0, insert_ss_d2, extract_ss_d2, I370_OPERAND_RELATIVE, "SS D2" }, | 
|---|
| 228 |  | 
|---|
| 229 |  | 
|---|
| 230 | }; | 
|---|
| 231 |  | 
|---|
| 232 | /* The functions used to insert and extract complicated operands.  */ | 
|---|
| 233 |  | 
|---|
| 234 | /*ARGSUSED*/ | 
|---|
| 235 | static i370_insn_t | 
|---|
| 236 | insert_ss_b2 (insn, value, errmsg) | 
|---|
| 237 | i370_insn_t insn; | 
|---|
| 238 | long value; | 
|---|
| 239 | const char **errmsg ATTRIBUTE_UNUSED; | 
|---|
| 240 | { | 
|---|
| 241 | insn.i[1] |= (value & 0xf) << 28; | 
|---|
| 242 | return insn; | 
|---|
| 243 | } | 
|---|
| 244 |  | 
|---|
| 245 | static i370_insn_t | 
|---|
| 246 | insert_ss_d2 (insn, value, errmsg) | 
|---|
| 247 | i370_insn_t insn; | 
|---|
| 248 | long value; | 
|---|
| 249 | const char **errmsg ATTRIBUTE_UNUSED; | 
|---|
| 250 | { | 
|---|
| 251 | insn.i[1] |= (value & 0xfff) << 16; | 
|---|
| 252 | return insn; | 
|---|
| 253 | } | 
|---|
| 254 |  | 
|---|
| 255 | static i370_insn_t | 
|---|
| 256 | insert_rxf_r3 (insn, value, errmsg) | 
|---|
| 257 | i370_insn_t insn; | 
|---|
| 258 | long value; | 
|---|
| 259 | const char **errmsg ATTRIBUTE_UNUSED; | 
|---|
| 260 | { | 
|---|
| 261 | insn.i[1] |= (value & 0xf) << 28; | 
|---|
| 262 | return insn; | 
|---|
| 263 | } | 
|---|
| 264 |  | 
|---|
| 265 | static long | 
|---|
| 266 | extract_ss_b2 (insn, invalid) | 
|---|
| 267 | i370_insn_t insn; | 
|---|
| 268 | int *invalid ATTRIBUTE_UNUSED; | 
|---|
| 269 | { | 
|---|
| 270 | return (insn.i[1] >>28) & 0xf; | 
|---|
| 271 | } | 
|---|
| 272 |  | 
|---|
| 273 | static long | 
|---|
| 274 | extract_ss_d2 (insn, invalid) | 
|---|
| 275 | i370_insn_t insn; | 
|---|
| 276 | int *invalid ATTRIBUTE_UNUSED; | 
|---|
| 277 | { | 
|---|
| 278 | return (insn.i[1] >>16) & 0xfff; | 
|---|
| 279 | } | 
|---|
| 280 |  | 
|---|
| 281 | static long | 
|---|
| 282 | extract_rxf_r3 (insn, invalid) | 
|---|
| 283 | i370_insn_t insn; | 
|---|
| 284 | int *invalid ATTRIBUTE_UNUSED; | 
|---|
| 285 | { | 
|---|
| 286 | return (insn.i[1] >>28) & 0xf; | 
|---|
| 287 | } | 
|---|
| 288 |  | 
|---|
| 289 |  | 
|---|
| 290 |  | 
|---|
| 291 | /* Macros used to form opcodes.  */ | 
|---|
| 292 |  | 
|---|
| 293 | /* The short-instruction opcode.  */ | 
|---|
| 294 | #define OPS(x) ((((unsigned short)(x)) & 0xff) << 8) | 
|---|
| 295 | #define OPS_MASK OPS (0xff) | 
|---|
| 296 |  | 
|---|
| 297 | /* the extended instruction opcode */ | 
|---|
| 298 | #define XOPS(x) ((((unsigned short)(x)) & 0xff) << 24) | 
|---|
| 299 | #define XOPS_MASK XOPS (0xff) | 
|---|
| 300 |  | 
|---|
| 301 | /* the S instruction opcode */ | 
|---|
| 302 | #define SOPS(x) ((((unsigned short)(x)) & 0xffff) << 16) | 
|---|
| 303 | #define SOPS_MASK SOPS (0xffff) | 
|---|
| 304 |  | 
|---|
| 305 | /* the E instruction opcode */ | 
|---|
| 306 | #define EOPS(x) (((unsigned short)(x)) & 0xffff) | 
|---|
| 307 | #define EOPS_MASK EOPS (0xffff) | 
|---|
| 308 |  | 
|---|
| 309 | /* the RI instruction opcode */ | 
|---|
| 310 | #define ROPS(x) (((((unsigned short)(x)) & 0xff0) << 20) | \ | 
|---|
| 311 | ((((unsigned short)(x)) & 0x00f) << 16)) | 
|---|
| 312 | #define ROPS_MASK ROPS (0xfff) | 
|---|
| 313 |  | 
|---|
| 314 | /* --------------------------------------------------------- */ | 
|---|
| 315 | /* An E form instruction.  */ | 
|---|
| 316 | #define E(op)  (EOPS (op)) | 
|---|
| 317 | #define E_MASK E (0xffff) | 
|---|
| 318 |  | 
|---|
| 319 | /* An RR form instruction.  */ | 
|---|
| 320 | #define RR(op, r1, r2) \ | 
|---|
| 321 | (OPS (op) | ((((unsigned short)(r1)) & 0xf) << 4) |   \ | 
|---|
| 322 | ((((unsigned short)(r2)) & 0xf) )) | 
|---|
| 323 |  | 
|---|
| 324 | #define RR_MASK RR (0xff, 0x0, 0x0) | 
|---|
| 325 |  | 
|---|
| 326 | /* An SVC-style instruction.  */ | 
|---|
| 327 | #define SVC(op, i) \ | 
|---|
| 328 | (OPS (op) | (((unsigned short)(i)) & 0xff)) | 
|---|
| 329 |  | 
|---|
| 330 | #define SVC_MASK SVC (0xff, 0x0) | 
|---|
| 331 |  | 
|---|
| 332 | /* An RRE form instruction.  */ | 
|---|
| 333 | #define RRE(op, r1, r2) \ | 
|---|
| 334 | (SOPS (op) | ((((unsigned short)(r1)) & 0xf) << 4) |   \ | 
|---|
| 335 | ((((unsigned short)(r2)) & 0xf) )) | 
|---|
| 336 |  | 
|---|
| 337 | #define RRE_MASK RRE (0xffff, 0x0, 0x0) | 
|---|
| 338 |  | 
|---|
| 339 | /* An RRF form instruction.  */ | 
|---|
| 340 | #define RRF(op, r3, r1, r2) \ | 
|---|
| 341 | (SOPS (op) | ((((unsigned short)(r3)) & 0xf) << 12) |   \ | 
|---|
| 342 | ((((unsigned short)(r1)) & 0xf) << 4)  |   \ | 
|---|
| 343 | ((((unsigned short)(r2)) & 0xf) )) | 
|---|
| 344 |  | 
|---|
| 345 | #define RRF_MASK RRF (0xffff, 0x0, 0x0, 0x0) | 
|---|
| 346 |  | 
|---|
| 347 | /* An RX form instruction.  */ | 
|---|
| 348 | #define RX(op, r1, x2, b2, d2) \ | 
|---|
| 349 | (XOPS(op) | ((((unsigned short)(r1)) & 0xf) << 20) |  \ | 
|---|
| 350 | ((((unsigned short)(x2)) & 0xf) << 16) |  \ | 
|---|
| 351 | ((((unsigned short)(b2)) & 0xf) << 12) |  \ | 
|---|
| 352 | ((((unsigned short)(d2)) & 0xfff))) | 
|---|
| 353 |  | 
|---|
| 354 | #define RX_MASK RX (0xff, 0x0, 0x0, 0x0, 0x0) | 
|---|
| 355 |  | 
|---|
| 356 | /* An RXE form instruction high word.  */ | 
|---|
| 357 | #define RXEH(op, r1, x2, b2, d2) \ | 
|---|
| 358 | (XOPS(op) | ((((unsigned short)(r1)) & 0xf) << 20) |  \ | 
|---|
| 359 | ((((unsigned short)(x2)) & 0xf) << 16) |  \ | 
|---|
| 360 | ((((unsigned short)(b2)) & 0xf) << 12) |  \ | 
|---|
| 361 | ((((unsigned short)(d2)) & 0xfff))) | 
|---|
| 362 |  | 
|---|
| 363 | #define RXEH_MASK RXEH (0xff, 0, 0, 0, 0) | 
|---|
| 364 |  | 
|---|
| 365 | /* An RXE form instruction low word.  */ | 
|---|
| 366 | #define RXEL(op) \ | 
|---|
| 367 | ((((unsigned short)(op)) & 0xff) << 16 ) | 
|---|
| 368 |  | 
|---|
| 369 | #define RXEL_MASK RXEL (0xff) | 
|---|
| 370 |  | 
|---|
| 371 | /* An RXF form instruction high word.  */ | 
|---|
| 372 | #define RXFH(op, r1, x2, b2, d2) \ | 
|---|
| 373 | (XOPS(op) | ((((unsigned short)(r1)) & 0xf) << 20) |  \ | 
|---|
| 374 | ((((unsigned short)(x2)) & 0xf) << 16) |  \ | 
|---|
| 375 | ((((unsigned short)(b2)) & 0xf) << 12) |  \ | 
|---|
| 376 | ((((unsigned short)(d2)) & 0xfff))) | 
|---|
| 377 |  | 
|---|
| 378 | #define RXFH_MASK RXFH (0xff, 0, 0, 0, 0) | 
|---|
| 379 |  | 
|---|
| 380 | /* An RXF form instruction low word.  */ | 
|---|
| 381 | #define RXFL(op, r3) \ | 
|---|
| 382 | (((((unsigned short)(r3)) & 0xf)  << 28 ) | \ | 
|---|
| 383 | ((((unsigned short)(op)) & 0xff) << 16 )) | 
|---|
| 384 |  | 
|---|
| 385 | #define RXFL_MASK RXFL (0xff, 0) | 
|---|
| 386 |  | 
|---|
| 387 | /* An RS form instruction.  */ | 
|---|
| 388 | #define RS(op, r1, b3, b2, d2) \ | 
|---|
| 389 | (XOPS(op) | ((((unsigned short)(r1)) & 0xf) << 20) |  \ | 
|---|
| 390 | ((((unsigned short)(b3)) & 0xf) << 16) |  \ | 
|---|
| 391 | ((((unsigned short)(b2)) & 0xf) << 12) |  \ | 
|---|
| 392 | ((((unsigned short)(d2)) & 0xfff))) | 
|---|
| 393 |  | 
|---|
| 394 | #define RS_MASK RS (0xff, 0x0, 0x0, 0x0, 0x0) | 
|---|
| 395 |  | 
|---|
| 396 | /* An RSI form instruction.  */ | 
|---|
| 397 | #define RSI(op, r1, r3, i2) \ | 
|---|
| 398 | (XOPS(op) | ((((unsigned short)(r1)) & 0xf) << 20) |  \ | 
|---|
| 399 | ((((unsigned short)(r3)) & 0xf) << 16) |  \ | 
|---|
| 400 | ((((unsigned short)(i2)) & 0xffff))) | 
|---|
| 401 |  | 
|---|
| 402 | #define RSI_MASK RSI (0xff, 0x0, 0x0, 0x0) | 
|---|
| 403 |  | 
|---|
| 404 | /* An RI form instruction.  */ | 
|---|
| 405 | #define RI(op, r1, i2) \ | 
|---|
| 406 | (ROPS(op) | ((((unsigned short)(r1)) & 0xf) << 20) |  \ | 
|---|
| 407 | ((((unsigned short)(i2)) & 0xffff))) | 
|---|
| 408 |  | 
|---|
| 409 | #define RI_MASK RI (0xfff, 0x0, 0x0) | 
|---|
| 410 |  | 
|---|
| 411 | /* An SI form instruction.  */ | 
|---|
| 412 | #define SI(op, i2, b1, d1) \ | 
|---|
| 413 | (XOPS(op) | ((((unsigned short)(i2)) & 0xff) << 16) |  \ | 
|---|
| 414 | ((((unsigned short)(b1)) & 0xf)  << 12) |  \ | 
|---|
| 415 | ((((unsigned short)(d1)) & 0xfff))) | 
|---|
| 416 |  | 
|---|
| 417 | #define SI_MASK SI (0xff, 0x0, 0x0, 0x0) | 
|---|
| 418 |  | 
|---|
| 419 | /* An S form instruction.  */ | 
|---|
| 420 | #define S(op, b2, d2) \ | 
|---|
| 421 | (SOPS(op) | ((((unsigned short)(b2)) & 0xf) << 12) |  \ | 
|---|
| 422 | ((((unsigned short)(d2)) & 0xfff))) | 
|---|
| 423 |  | 
|---|
| 424 | #define S_MASK S (0xffff, 0x0, 0x0) | 
|---|
| 425 |  | 
|---|
| 426 | /* An SS form instruction high word.  */ | 
|---|
| 427 | #define SSH(op, l, b1, d1) \ | 
|---|
| 428 | (XOPS(op) | ((((unsigned short)(l)) & 0xff) << 16) |  \ | 
|---|
| 429 | ((((unsigned short)(b1)) & 0xf)  << 12) |  \ | 
|---|
| 430 | ((((unsigned short)(d1)) & 0xfff))) | 
|---|
| 431 |  | 
|---|
| 432 | /* An SS form instruction low word.  */ | 
|---|
| 433 | #define SSL(b2, d2) \ | 
|---|
| 434 | ( ((((unsigned short)(b1)) & 0xf)   << 28) |  \ | 
|---|
| 435 | ((((unsigned short)(d1)) & 0xfff) << 16 )) | 
|---|
| 436 |  | 
|---|
| 437 | #define SS_MASK SSH (0xff, 0x0, 0x0, 0x0) | 
|---|
| 438 |  | 
|---|
| 439 | /* An SSE form instruction high word.  */ | 
|---|
| 440 | #define SSEH(op, b1, d1) \ | 
|---|
| 441 | (SOPS(op) | ((((unsigned short)(b1)) & 0xf)  << 12) |  \ | 
|---|
| 442 | ((((unsigned short)(d1)) & 0xfff))) | 
|---|
| 443 |  | 
|---|
| 444 | /* An SSE form instruction low word.  */ | 
|---|
| 445 | #define SSEL(b2, d2) \ | 
|---|
| 446 | ( ((((unsigned short)(b1)) & 0xf)   << 28) |  \ | 
|---|
| 447 | ((((unsigned short)(d1)) & 0xfff) << 16 )) | 
|---|
| 448 |  | 
|---|
| 449 | #define SSE_MASK SSEH (0xffff, 0x0, 0x0) | 
|---|
| 450 |  | 
|---|
| 451 |  | 
|---|
| 452 |  | 
|---|
| 453 | /* Smaller names for the flags so each entry in the opcodes table will | 
|---|
| 454 | fit on a single line.  These flags are set up so that e.g. IXA means | 
|---|
| 455 | the insn is supported on the 370/XA or newer architecture. | 
|---|
| 456 | Note that 370 or older obsolete insn's are not supported ... | 
|---|
| 457 | */ | 
|---|
| 458 | #define IBF     I370_OPCODE_ESA390_BF | 
|---|
| 459 | #define IBS     I370_OPCODE_ESA390_BS | 
|---|
| 460 | #define ICK     I370_OPCODE_ESA390_CK | 
|---|
| 461 | #define ICM     I370_OPCODE_ESA390_CM | 
|---|
| 462 | #define IFX     I370_OPCODE_ESA390_FX | 
|---|
| 463 | #define IHX     I370_OPCODE_ESA390_HX | 
|---|
| 464 | #define IIR     I370_OPCODE_ESA390_IR | 
|---|
| 465 | #define IMI     I370_OPCODE_ESA390_MI | 
|---|
| 466 | #define IPC     I370_OPCODE_ESA390_PC | 
|---|
| 467 | #define IPL     I370_OPCODE_ESA390_PL | 
|---|
| 468 | #define IQR     I370_OPCODE_ESA390_QR | 
|---|
| 469 | #define IRP     I370_OPCODE_ESA390_RP | 
|---|
| 470 | #define ISA     I370_OPCODE_ESA390_SA | 
|---|
| 471 | #define ISG     I370_OPCODE_ESA390_SG | 
|---|
| 472 | #define ISR     I370_OPCODE_ESA390_SR | 
|---|
| 473 | #define ITR     I370_OPCODE_ESA390_SR | 
|---|
| 474 | #define I390    IBF  | IBS | ICK | ICM | IIR | IFX | IHX | IMI | IPC | IPL | IQR | IRP | ISA | ISG | ISR | ITR | I370_OPCODE_ESA390 | 
|---|
| 475 | #define IESA    I390 | I370_OPCODE_ESA370 | 
|---|
| 476 | #define IXA     IESA | I370_OPCODE_370_XA | 
|---|
| 477 | #define I370    IXA  | I370_OPCODE_370 | 
|---|
| 478 | #define I360    I370 | I370_OPCODE_360 | 
|---|
| 479 |  | 
|---|
| 480 |  | 
|---|
| 481 |  | 
|---|
| 482 | /* The opcode table. | 
|---|
| 483 |  | 
|---|
| 484 | The format of the opcode table is: | 
|---|
| 485 |  | 
|---|
| 486 | NAME     LEN  OPCODE_HI  OPCODE_LO   MASK_HI MASK_LO FLAGS           { OPERANDS } | 
|---|
| 487 |  | 
|---|
| 488 | NAME is the name of the instruction. | 
|---|
| 489 | OPCODE is the instruction opcode. | 
|---|
| 490 | MASK is the opcode mask; this is used to tell the disassembler | 
|---|
| 491 | which bits in the actual opcode must match OPCODE. | 
|---|
| 492 | FLAGS are flags indicated what processors support the instruction. | 
|---|
| 493 | OPERANDS is the list of operands. | 
|---|
| 494 |  | 
|---|
| 495 | The disassembler reads the table in order and prints the first | 
|---|
| 496 | instruction which matches, so this table is sorted to put more | 
|---|
| 497 | specific instructions before more general instructions.  It is also | 
|---|
| 498 | sorted by major opcode.  */ | 
|---|
| 499 |  | 
|---|
| 500 | const struct i370_opcode i370_opcodes[] = { | 
|---|
| 501 |  | 
|---|
| 502 | /* E form instructions */ | 
|---|
| 503 | { "pr",     2, {{E(0x0101),    0}}, {{E_MASK,  0}}, IESA,  {0} }, | 
|---|
| 504 |  | 
|---|
| 505 | { "trap2",  2, {{E(0x01FF),    0}}, {{E_MASK,  0}}, ITR,   {0} }, | 
|---|
| 506 | { "upt",    2, {{E(0x0102),    0}}, {{E_MASK,  0}}, IXA,   {0} }, | 
|---|
| 507 |  | 
|---|
| 508 | /* RR form instructions */ | 
|---|
| 509 | { "ar",     2, {{RR(0x1a,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 510 | { "adr",    2, {{RR(0x2a,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 511 | { "aer",    2, {{RR(0x3a,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 512 | { "alr",    2, {{RR(0x1e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 513 | { "aur",    2, {{RR(0x2e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 514 | { "awr",    2, {{RR(0x3e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 515 | { "axr",    2, {{RR(0x36,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 516 | { "balr",   2, {{RR(0x05,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 517 | { "basr",   2, {{RR(0x0d,0,0), 0}}, {{RR_MASK, 0}}, IXA,   {RR_R1, RR_R2} }, | 
|---|
| 518 | { "bassm",  2, {{RR(0x0c,0,0), 0}}, {{RR_MASK, 0}}, IXA,   {RR_R1, RR_R2} }, | 
|---|
| 519 | { "bsm",    2, {{RR(0x0b,0,0), 0}}, {{RR_MASK, 0}}, IXA,   {RR_R1, RR_R2} }, | 
|---|
| 520 | { "bcr",    2, {{RR(0x07,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 521 | { "bctr",   2, {{RR(0x06,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 522 | { "cdr",    2, {{RR(0x29,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 523 | { "cer",    2, {{RR(0x39,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 524 | { "clr",    2, {{RR(0x15,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 525 | { "clcl",   2, {{RR(0x0f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 526 | { "cr",     2, {{RR(0x19,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 527 | { "ddr",    2, {{RR(0x2d,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 528 | { "der",    2, {{RR(0x3d,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 529 | { "dr",     2, {{RR(0x1d,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 530 | { "hdr",    2, {{RR(0x24,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 531 | { "her",    2, {{RR(0x34,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 532 | { "lcdr",   2, {{RR(0x23,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 533 | { "lcer",   2, {{RR(0x33,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 534 | { "lcr",    2, {{RR(0x13,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 535 | { "ldr",    2, {{RR(0x28,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 536 | { "ler",    2, {{RR(0x38,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 537 | { "lndr",   2, {{RR(0x21,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 538 | { "lner",   2, {{RR(0x31,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 539 | { "lnr",    2, {{RR(0x11,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 540 | { "lpdr",   2, {{RR(0x20,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 541 | { "lper",   2, {{RR(0x30,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 542 | { "lpr",    2, {{RR(0x10,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 543 | { "lr",     2, {{RR(0x18,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 544 | { "lrdr",   2, {{RR(0x25,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 545 | { "lrer",   2, {{RR(0x35,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 546 | { "ltdr",   2, {{RR(0x22,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 547 | { "lter",   2, {{RR(0x32,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 548 | { "ltr",    2, {{RR(0x12,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 549 | { "mdr",    2, {{RR(0x2c,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 550 | { "mer",    2, {{RR(0x3c,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 551 | { "mr",     2, {{RR(0x1c,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 552 | { "mvcl",   2, {{RR(0x0e,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 553 | { "mxdr",   2, {{RR(0x27,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 554 | { "mxr",    2, {{RR(0x26,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 555 | { "nr",     2, {{RR(0x14,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 556 | { "or",     2, {{RR(0x16,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 557 | { "sdr",    2, {{RR(0x2b,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 558 | { "ser",    2, {{RR(0x3b,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 559 | { "slr",    2, {{RR(0x1f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 560 | { "spm",    2, {{RR(0x04,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1} }, | 
|---|
| 561 | { "sr",     2, {{RR(0x1b,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 562 | { "sur",    2, {{RR(0x3f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 563 | { "swr",    2, {{RR(0x2f,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 564 | { "sxr",    2, {{RR(0x37,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 565 | { "xr",     2, {{RR(0x17,0,0), 0}}, {{RR_MASK, 0}}, I370,  {RR_R1, RR_R2} }, | 
|---|
| 566 |  | 
|---|
| 567 | /* unusual RR formats */ | 
|---|
| 568 | { "svc",    2, {{SVC(0x0a,0), 0}},  {{SVC_MASK, 0}}, I370,  {RR_I} }, | 
|---|
| 569 |  | 
|---|
| 570 | /* RRE form instructions */ | 
|---|
| 571 | { "adbr",   4, {{RRE(0xb31a,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 572 | { "aebr",   4, {{RRE(0xb30a,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 573 | { "axbr",   4, {{RRE(0xb34a,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 574 | { "bakr",   4, {{RRE(0xb240,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 575 | { "bsa",    4, {{RRE(0xb25a,0,0),   0}}, {{RRE_MASK, 0}}, IBS,  {RRE_R1, RRE_R2} }, | 
|---|
| 576 | { "bsg",    4, {{RRE(0xb258,0,0),   0}}, {{RRE_MASK, 0}}, ISG,  {RRE_R1, RRE_R2} }, | 
|---|
| 577 | { "cdbr",   4, {{RRE(0xb319,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 578 | { "cdfbr",  4, {{RRE(0xb395,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 579 | { "cdfr",   4, {{RRE(0xb3b5,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 580 | { "cebr",   4, {{RRE(0xb309,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 581 | { "cefbr",  4, {{RRE(0xb394,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 582 | { "cefr",   4, {{RRE(0xb3b4,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 583 | { "cksm",   4, {{RRE(0xb241,0,0),   0}}, {{RRE_MASK, 0}}, ICK,  {RRE_R1, RRE_R2} }, | 
|---|
| 584 | { "clst",   4, {{RRE(0xb25d,0,0),   0}}, {{RRE_MASK, 0}}, ISR,  {RRE_R1, RRE_R2} }, | 
|---|
| 585 | { "cpya",   4, {{RRE(0xb24d,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 586 | { "cuse",   4, {{RRE(0xb257,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 587 | { "cxbr",   4, {{RRE(0xb349,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 588 | { "cxfbr",  4, {{RRE(0xb396,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 589 | { "cxfr",   4, {{RRE(0xb3b6,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 590 | { "cxr",    4, {{RRE(0xb369,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 591 | { "ddbr",   4, {{RRE(0xb31d,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 592 | { "debr",   4, {{RRE(0xb30d,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 593 | { "dxbr",   4, {{RRE(0xb34d,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 594 | { "dxr",    4, {{RRE(0xb22d,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 595 | { "ear",    4, {{RRE(0xb24f,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 596 | { "efpc",   4, {{RRE(0xb38c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 597 | { "epar",   4, {{RRE(0xb226,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} }, | 
|---|
| 598 | { "ereg",   4, {{RRE(0xb249,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 599 | { "esar",   4, {{RRE(0xb227,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} }, | 
|---|
| 600 | { "esta",   4, {{RRE(0xb24a,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 601 | { "fidr",   4, {{RRE(0xb37f,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 602 | { "fier",   4, {{RRE(0xb377,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 603 | { "fixr",   4, {{RRE(0xb367,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 604 | { "iac",    4, {{RRE(0xb224,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} }, | 
|---|
| 605 | { "ipm",    4, {{RRE(0xb222,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} }, | 
|---|
| 606 | { "ipte",   4, {{RRE(0xb221,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 607 | { "iske",   4, {{RRE(0xb229,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 608 | { "ivsk",   4, {{RRE(0xb223,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 609 | { "kdbr",   4, {{RRE(0xb318,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 610 | { "kebr",   4, {{RRE(0xb308,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 611 | { "kxbr",   4, {{RRE(0xb348,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 612 | { "lcdbr",  4, {{RRE(0xb313,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 613 | { "lcebr",  4, {{RRE(0xb303,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 614 | { "lcxbr",  4, {{RRE(0xb343,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 615 | { "lcxr",   4, {{RRE(0xb363,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 616 | { "lder",   4, {{RRE(0xb324,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 617 | { "ldxbr",  4, {{RRE(0xb345,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 618 | { "ledbr",  4, {{RRE(0xb344,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 619 | { "lexbr",  4, {{RRE(0xb346,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 620 | { "lexr",   4, {{RRE(0xb366,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 621 | { "lndbr",  4, {{RRE(0xb311,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 622 | { "lnebr",  4, {{RRE(0xb301,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 623 | { "lnxbr",  4, {{RRE(0xb341,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 624 | { "lnxr",   4, {{RRE(0xb361,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 625 | { "lpdbr",  4, {{RRE(0xb310,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 626 | { "lpebr",  4, {{RRE(0xb300,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 627 | { "lpxbr",  4, {{RRE(0xb340,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 628 | { "lpxr",   4, {{RRE(0xb360,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 629 | { "ltdbr",  4, {{RRE(0xb312,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 630 | { "ltebr",  4, {{RRE(0xb302,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 631 | { "ltxbr",  4, {{RRE(0xb342,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 632 | { "ltxr",   4, {{RRE(0xb362,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 633 | { "lura",   4, {{RRE(0xb24b,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 634 | { "lxdr",   4, {{RRE(0xb325,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 635 | { "lxer",   4, {{RRE(0xb326,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 636 | { "lxr",    4, {{RRE(0xb365,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} }, | 
|---|
| 637 | { "lzdr",   4, {{RRE(0xb375,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} }, | 
|---|
| 638 | { "lzer",   4, {{RRE(0xb374,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} }, | 
|---|
| 639 | { "lzxr",   4, {{RRE(0xb376,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} }, | 
|---|
| 640 | { "mdbr",   4, {{RRE(0xb31c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 641 | { "mdebr",  4, {{RRE(0xb30c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 642 | { "meebr",  4, {{RRE(0xb317,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 643 | { "meer",   4, {{RRE(0xb337,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 644 | { "msr",    4, {{RRE(0xb252,0,0),   0}}, {{RRE_MASK, 0}}, IIR,  {RRE_R1, RRE_R2} }, | 
|---|
| 645 | { "msta",   4, {{RRE(0xb247,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1} }, | 
|---|
| 646 | { "mvpg",   4, {{RRE(0xb254,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 647 | { "mvst",   4, {{RRE(0xb255,0,0),   0}}, {{RRE_MASK, 0}}, ISR,  {RRE_R1, RRE_R2} }, | 
|---|
| 648 | { "mxbr",   4, {{RRE(0xb34c,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 649 | { "mxdbr",  4, {{RRE(0xb307,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 650 | { "palb",   4, {{RRE(0xb248,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {0} }, | 
|---|
| 651 | { "prbe",   4, {{RRE(0xb22a,0,0),   0}}, {{RRE_MASK, 0}}, I370, {RRE_R1, RRE_R2} }, | 
|---|
| 652 | { "pt",     4, {{RRE(0xb228,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 653 | { "rrbe",   4, {{RRE(0xb22a,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 654 | { "sar",    4, {{RRE(0xb24e,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 655 | { "sdbr",   4, {{RRE(0xb31b,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 656 | { "sebr",   4, {{RRE(0xb30b,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 657 | { "servc",  4, {{RRE(0xb220,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 658 | { "sfpc",   4, {{RRE(0xb384,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 659 | { "sqdbr",  4, {{RRE(0xb315,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 660 | { "sqdr",   4, {{RRE(0xb244,0,0),   0}}, {{RRE_MASK, 0}}, IQR,  {RRE_R1, RRE_R2} }, | 
|---|
| 661 | { "sqebr",  4, {{RRE(0xb314,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 662 | { "sqer",   4, {{RRE(0xb245,0,0),   0}}, {{RRE_MASK, 0}}, IQR,  {RRE_R1, RRE_R2} }, | 
|---|
| 663 | { "sqxbr",  4, {{RRE(0xb316,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 664 | { "sqxr",   4, {{RRE(0xb336,0,0),   0}}, {{RRE_MASK, 0}}, IHX,  {RRE_R1, RRE_R2} }, | 
|---|
| 665 | { "srst",   4, {{RRE(0xb25e,0,0),   0}}, {{RRE_MASK, 0}}, ISR,  {RRE_R1, RRE_R2} }, | 
|---|
| 666 | { "ssar",   4, {{RRE(0xb225,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1} }, | 
|---|
| 667 | { "sske",   4, {{RRE(0xb22b,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 668 | { "stura",  4, {{RRE(0xb246,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 669 | { "sxbr",   4, {{RRE(0xb34b,0,0),   0}}, {{RRE_MASK, 0}}, IBF,  {RRE_R1, RRE_R2} }, | 
|---|
| 670 | { "tar",    4, {{RRE(0xb24c,0,0),   0}}, {{RRE_MASK, 0}}, IESA, {RRE_R1, RRE_R2} }, | 
|---|
| 671 | { "tb",     4, {{RRE(0xb22c,0,0),   0}}, {{RRE_MASK, 0}}, IXA,  {RRE_R1, RRE_R2} }, | 
|---|
| 672 | { "thdr",   4, {{RRE(0xb359,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} }, | 
|---|
| 673 | { "thder",  4, {{RRE(0xb359,0,0),   0}}, {{RRE_MASK, 0}}, IFX,  {RRE_R1, RRE_R2} }, | 
|---|
| 674 |  | 
|---|
| 675 | /* RRF form instructions */ | 
|---|
| 676 | { "cfdbr",  4, {{RRF(0xb399,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 677 | { "cfdr",   4, {{RRF(0xb3b9,0,0,0), 0}}, {{RRF_MASK, 0}}, IHX,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 678 | { "cfebr",  4, {{RRF(0xb398,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 679 | { "cfer",   4, {{RRF(0xb3b8,0,0,0), 0}}, {{RRF_MASK, 0}}, IHX,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 680 | { "cfxbr",  4, {{RRF(0xb39a,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 681 | { "cfxr",   4, {{RRF(0xb3ba,0,0,0), 0}}, {{RRF_MASK, 0}}, IHX,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 682 | { "didbr",  4, {{RRF(0xb35b,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 683 | { "diebr",  4, {{RRF(0xb353,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 684 | { "fidbr",  4, {{RRF(0xb35f,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 685 | { "fiebr",  4, {{RRF(0xb357,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 686 | { "fixbr",  4, {{RRF(0xb347,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 687 | { "madbr",  4, {{RRF(0xb31e,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 688 | { "maebr",  4, {{RRF(0xb30e,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 689 | { "msdbr",  4, {{RRF(0xb31f,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 690 | { "msebr",  4, {{RRF(0xb30f,0,0,0), 0}}, {{RRF_MASK, 0}}, IBF,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 691 | { "tbdr",   4, {{RRF(0xb351,0,0,0), 0}}, {{RRF_MASK, 0}}, IFX,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 692 | { "tbedr",  4, {{RRF(0xb350,0,0,0), 0}}, {{RRF_MASK, 0}}, IFX,  {RRF_R1, RRF_R3, RRF_R2} }, | 
|---|
| 693 |  | 
|---|
| 694 | /* RX form instructions */ | 
|---|
| 695 | { "a",      4, {{RX(0x5a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 696 | { "ad",     4, {{RX(0x6a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 697 | { "ae",     4, {{RX(0x7a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 698 | { "ah",     4, {{RX(0x4a,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 699 | { "al",     4, {{RX(0x5e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 700 | { "au",     4, {{RX(0x7e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 701 | { "aw",     4, {{RX(0x6e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 702 | { "bal",    4, {{RX(0x45,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 703 | { "bas",    4, {{RX(0x4d,0,0,0,0),  0}}, {{RX_MASK,  0}}, IXA,  {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 704 | { "bc",     4, {{RX(0x47,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 705 | { "bct",    4, {{RX(0x46,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 706 | { "c",      4, {{RX(0x59,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 707 | { "cd",     4, {{RX(0x69,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 708 | { "ce",     4, {{RX(0x79,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 709 | { "ch",     4, {{RX(0x49,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 710 | { "cl",     4, {{RX(0x55,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 711 | { "cvb",    4, {{RX(0x4f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 712 | { "cvd",    4, {{RX(0x4e,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 713 | { "d",      4, {{RX(0x5d,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 714 | { "dd",     4, {{RX(0x6d,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 715 | { "de",     4, {{RX(0x7d,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 716 | { "ex",     4, {{RX(0x44,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 717 | { "ic",     4, {{RX(0x43,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 718 | { "l",      4, {{RX(0x58,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 719 | { "la",     4, {{RX(0x41,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 720 | { "lae",    4, {{RX(0x51,0,0,0,0),  0}}, {{RX_MASK,  0}}, IESA, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 721 | { "ld",     4, {{RX(0x68,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 722 | { "le",     4, {{RX(0x78,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 723 | { "lh",     4, {{RX(0x48,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 724 | { "lra",    4, {{RX(0xb1,0,0,0,0),  0}}, {{RX_MASK,  0}}, IXA,  {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 725 | { "m",      4, {{RX(0x5c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 726 | { "md",     4, {{RX(0x6c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 727 | { "me",     4, {{RX(0x7c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 728 | { "mh",     4, {{RX(0x4c,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 729 | { "ms",     4, {{RX(0x71,0,0,0,0),  0}}, {{RX_MASK,  0}}, IIR,  {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 730 | { "mxd",    4, {{RX(0x67,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 731 | { "n",      4, {{RX(0x54,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 732 | { "o",      4, {{RX(0x56,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 733 | { "s",      4, {{RX(0x5b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 734 | { "sd",     4, {{RX(0x6b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 735 | { "se",     4, {{RX(0x7b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 736 | { "sh",     4, {{RX(0x4b,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 737 | { "sl",     4, {{RX(0x5f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 738 | { "st",     4, {{RX(0x50,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 739 | { "stc",    4, {{RX(0x42,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 740 | { "std",    4, {{RX(0x60,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 741 | { "ste",    4, {{RX(0x70,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 742 | { "sth",    4, {{RX(0x40,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 743 | { "su",     4, {{RX(0x7f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 744 | { "sw",     4, {{RX(0x6f,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 745 | { "x",      4, {{RX(0x57,0,0,0,0),  0}}, {{RX_MASK,  0}}, I370, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 746 |  | 
|---|
| 747 | /* RXE form instructions */ | 
|---|
| 748 | { "adb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1a)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 749 | { "aeb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x0a)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 750 | { "cdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x19)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 751 | { "ceb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x09)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 752 | { "ddb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1d)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 753 | { "deb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x0d)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 754 | { "kdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x18)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 755 | { "keb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x08)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 756 | { "lde",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x24)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 757 | { "ldeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x04)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 758 | { "lxd",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x25)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 759 | { "lxdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x05)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 760 | { "lxe",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x26)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 761 | { "lxeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x06)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 762 | { "mdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1c)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 763 | { "mdeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x0c)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 764 | { "mee",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x37)}}, {{RXEH_MASK, RXEL_MASK}}, IHX, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 765 | { "meeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x17)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 766 | { "mxdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x07)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 767 | { "sqd",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x35)}}, {{RXEH_MASK, RXEL_MASK}}, IHX, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 768 | { "sqdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x15)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 769 | { "sqe",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x34)}}, {{RXEH_MASK, RXEL_MASK}}, IHX, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 770 | { "sqeb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x14)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 771 | { "sdb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x1b)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 772 | { "seb",    6, {{RXEH(0xed,0,0,0,0), RXEL(0x0b)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 773 | { "tcdb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x11)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 774 | { "tceb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x10)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 775 | { "tcxb",   6, {{RXEH(0xed,0,0,0,0), RXEL(0x12)}}, {{RXEH_MASK, RXEL_MASK}}, IBF, {RX_R1, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 776 |  | 
|---|
| 777 | /* RXF form instructions */ | 
|---|
| 778 | { "madb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x1e,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 779 | { "maeb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x0e,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 780 | { "msdb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x1f,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 781 | { "mseb",   6, {{RXFH(0xed,0,0,0,0), RXFL(0x0f,0)}}, {{RXFH_MASK, RXFL_MASK}}, IBF, {RX_R1, RXF_R3, RX_D2, RX_X2, RX_B2} }, | 
|---|
| 782 |  | 
|---|
| 783 | /* RS form instructions */ | 
|---|
| 784 | { "bxh",    4, {{RS(0x86,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 785 | { "bxle",   4, {{RS(0x87,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 786 | { "cds",    4, {{RS(0xbb,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 787 | { "clcle",  4, {{RS(0xa9,0,0,0,0), 0}}, {{RS_MASK, 0}}, ICM,  {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 788 | { "clm",    4, {{RS(0xbd,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 789 | { "cs",     4, {{RS(0xba,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 790 | { "icm",    4, {{RS(0xbf,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 791 | { "lam",    4, {{RS(0x9a,0,0,0,0), 0}}, {{RS_MASK, 0}}, IESA, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 792 | { "lctl",   4, {{RS(0xb7,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 793 | { "lm",     4, {{RS(0x98,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 794 | { "mvcle",  4, {{RS(0xa8,0,0,0,0), 0}}, {{RS_MASK, 0}}, ICM,  {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 795 | { "sigp",   4, {{RS(0xae,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 796 | { "stam",   4, {{RS(0x9b,0,0,0,0), 0}}, {{RS_MASK, 0}}, IESA, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 797 | { "stcm",   4, {{RS(0xbe,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 798 | { "stctl",  4, {{RS(0xb6,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 799 | { "stm",    4, {{RS(0x90,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 800 | { "trace",  4, {{RS(0x99,0,0,0,0), 0}}, {{RS_MASK, 0}}, IXA,  {RX_R1, RS_R3, RS_D2, RS_B2} }, | 
|---|
| 801 |  | 
|---|
| 802 | /* RS form instructions with blank R3 and optional B2 (shift left/right) */ | 
|---|
| 803 | { "sla",    4, {{RS(0x8b,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 804 | { "slda",   4, {{RS(0x8f,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 805 | { "sldl",   4, {{RS(0x8d,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 806 | { "sll",    4, {{RS(0x89,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 807 | { "sra",    4, {{RS(0x8a,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 808 | { "srda",   4, {{RS(0x8e,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 809 | { "srdl",   4, {{RS(0x8c,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 810 | { "srl",    4, {{RS(0x88,0,0,0,0), 0}}, {{RS_MASK, 0}}, I370, {RX_R1, RS_D2, RS_B2_OPT} }, | 
|---|
| 811 |  | 
|---|
| 812 | /* RSI form instructions */ | 
|---|
| 813 | { "brxh",   4, {{RSI(0x84,0,0,0),  0}}, {{RSI_MASK, 0}}, IIR,  {RSI_R1, RSI_R3, RSI_I2} }, | 
|---|
| 814 | { "brxle",  4, {{RSI(0x85,0,0,0),  0}}, {{RSI_MASK, 0}}, IIR,  {RSI_R1, RSI_R3, RSI_I2} }, | 
|---|
| 815 |  | 
|---|
| 816 | /* RI form instructions */ | 
|---|
| 817 | { "ahi",    4, {{RI(0xa7a,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 818 | { "bras",   4, {{RI(0xa75,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 819 | { "brc",    4, {{RI(0xa74,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 820 | { "brct",   4, {{RI(0xa76,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 821 | { "chi",    4, {{RI(0xa7e,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 822 | { "lhi",    4, {{RI(0xa78,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 823 | { "mhi",    4, {{RI(0xa7c,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 824 | { "tmh",    4, {{RI(0xa70,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 825 | { "tml",    4, {{RI(0xa71,0,0),    0}}, {{RI_MASK,  0}}, IIR,  {RI_R1, RI_I2} }, | 
|---|
| 826 |  | 
|---|
| 827 | /* SI form instructions */ | 
|---|
| 828 | { "cli",    4, {{SI(0x95,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 829 | { "mc",     4, {{SI(0xaf,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 830 | { "mvi",    4, {{SI(0x92,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 831 | { "ni",     4, {{SI(0x94,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 832 | { "oi",     4, {{SI(0x96,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 833 | { "stnsm",  4, {{SI(0xac,0,0,0),   0}}, {{SI_MASK,  0}}, IXA,  {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 834 | { "stosm",  4, {{SI(0xad,0,0,0),   0}}, {{SI_MASK,  0}}, IXA,  {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 835 | { "tm",     4, {{SI(0x91,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 836 | { "xi",     4, {{SI(0x97,0,0,0),   0}}, {{SI_MASK,  0}}, I370, {SI_D1, SI_B1, SI_I2} }, | 
|---|
| 837 |  | 
|---|
| 838 | /* S form instructions */ | 
|---|
| 839 | { "cfc",    4, {{S(0xb21a,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 840 | { "csch",   4, {{S(0xb230,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 841 | { "hsch",   4, {{S(0xb231,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 842 | { "ipk",    4, {{S(0xb20b,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 843 | { "lfpc",   4, {{S(0xb29d,0,0),    0}}, {{S_MASK,        0}}, IBF,  {S_D2, S_B2} }, | 
|---|
| 844 | { "lpsw",   4, {{S(0x8200,0,0),    0}}, {{S_MASK,        0}}, I370, {S_D2, S_B2} }, | 
|---|
| 845 | { "msch",   4, {{S(0xb232,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 846 | { "pc",     4, {{S(0xb218,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 847 | { "pcf",    4, {{S(0xb218,0,0),    0}}, {{S_MASK,        0}}, IPC,  {S_D2, S_B2} }, | 
|---|
| 848 | { "ptlb",   4, {{S(0xb20d,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 849 | { "rchp",   4, {{S(0xb23b,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 850 | { "rp",     4, {{S(0xb277,0,0),    0}}, {{S_MASK,        0}}, IRP,  {0} }, | 
|---|
| 851 | { "rsch",   4, {{S(0xb238,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 852 | { "sac",    4, {{S(0xb219,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 853 | { "sacf",   4, {{S(0xb279,0,0),    0}}, {{S_MASK,        0}}, ISA,  {S_D2, S_B2} }, | 
|---|
| 854 | { "sal",    4, {{S(0xb237,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 855 | { "schm",   4, {{S(0xb23c,0,0),    0}}, {{S_MASK,        0}}, IXA,  {0} }, | 
|---|
| 856 | { "sck",    4, {{S(0xb204,0,0),    0}}, {{S_MASK,        0}}, I370, {S_D2, S_B2} }, | 
|---|
| 857 | { "sckc",   4, {{S(0xb206,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 858 | { "spka",   4, {{S(0xb20a,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 859 | { "spt",    4, {{S(0xb208,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 860 | { "spx",    4, {{S(0xb210,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 861 | { "srnm",   4, {{S(0xb299,0,0),    0}}, {{S_MASK,        0}}, IBF,  {S_D2, S_B2} }, | 
|---|
| 862 | { "ssch",   4, {{S(0xb233,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 863 | { "ssm",    4, {{S(0x8000,0,0),    0}}, {{S_MASK,        0}}, I370, {S_D2, S_B2} }, | 
|---|
| 864 | { "stap",   4, {{S(0xb212,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 865 | { "stck",   4, {{S(0xb205,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 866 | { "stckc",  4, {{S(0xb207,0,0),    0}}, {{S_MASK,        0}}, I370, {S_D2, S_B2} }, | 
|---|
| 867 | { "stcps",  4, {{S(0xb23a,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 868 | { "stcrw",  4, {{S(0xb239,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 869 | { "stfpc",  4, {{S(0xb29c,0,0),    0}}, {{S_MASK,        0}}, IBF,  {S_D2, S_B2} }, | 
|---|
| 870 | { "stidp",  4, {{S(0xb202,0,0),    0}}, {{S_MASK,        0}}, I370, {S_D2, S_B2} }, | 
|---|
| 871 | { "stpt",   4, {{S(0xb209,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 872 | { "stpx",   4, {{S(0xb211,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 873 | { "stsch",  4, {{S(0xb234,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 874 | { "tpi",    4, {{S(0xb236,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 875 | { "trap4",  4, {{S(0xb2ff,0,0),    0}}, {{S_MASK,        0}}, ITR,  {S_D2, S_B2} }, | 
|---|
| 876 | { "ts",     4, {{S(0x9300,0,0),    0}}, {{S_MASK,        0}}, I370, {S_D2, S_B2} }, | 
|---|
| 877 | { "tsch",   4, {{S(0xb235,0,0),    0}}, {{S_MASK,        0}}, IXA,  {S_D2, S_B2} }, | 
|---|
| 878 |  | 
|---|
| 879 | /* SS form instructions */ | 
|---|
| 880 | { "ap",     6, {{SSH(0xfa,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 881 | { "clc",    6, {{SSH(0xd5,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 882 | { "cp",     6, {{SSH(0xf9,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 883 | { "dp",     6, {{SSH(0xfd,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 884 | { "ed",     6, {{SSH(0xde,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 885 | { "edmk",   6, {{SSH(0xdf,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 886 | { "mvc",    6, {{SSH(0xd2,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 887 | { "mvcin",  6, {{SSH(0xe8,0,0,0),  0}}, {{SS_MASK,  0}}, IMI,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 888 | { "mvck",   6, {{SSH(0xd9,0,0,0),  0}}, {{SS_MASK,  0}}, IXA,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 889 | { "mvcp",   6, {{SSH(0xda,0,0,0),  0}}, {{SS_MASK,  0}}, IXA,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 890 | { "mvcs",   6, {{SSH(0xdb,0,0,0),  0}}, {{SS_MASK,  0}}, IXA,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 891 | { "mvn",    6, {{SSH(0xd1,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 892 | { "mvo",    6, {{SSH(0xf1,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 893 | { "mvz",    6, {{SSH(0xd3,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 894 | { "nc",     6, {{SSH(0xd4,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 895 | { "oc",     6, {{SSH(0xd6,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 896 | { "pack",   6, {{SSH(0xf2,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 897 | { "plo",    6, {{SSH(0xee,0,0,0),  0}}, {{SS_MASK,  0}}, IPL,  {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 898 | { "sp",     6, {{SSH(0xfb,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 899 | { "srp",    6, {{SSH(0xf0,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 900 | { "tr",     6, {{SSH(0xdc,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 901 | { "trt",    6, {{SSH(0xdd,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 902 | { "unpk",   6, {{SSH(0xf3,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 903 | { "xc",     6, {{SSH(0xd7,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 904 | { "zap",    6, {{SSH(0xf8,0,0,0),  0}}, {{SS_MASK,  0}}, I370, {SS_D1,SS_L,SS_B1,SS_D2,SS_B2} }, | 
|---|
| 905 |  | 
|---|
| 906 | /* SSE form instructions */ | 
|---|
| 907 | { "lasp",   6, {{SSEH(0xe500,0,0), 0}}, {{SSE_MASK, 0}}, IXA,  {SS_D1, SS_B1, SS_D2, SS_B2} }, | 
|---|
| 908 | { "mvcdk",  6, {{SSEH(0xe50f,0,0), 0}}, {{SSE_MASK, 0}}, IESA, {SS_D1, SS_B1, SS_D2, SS_B2} }, | 
|---|
| 909 | { "mvcsk",  6, {{SSEH(0xe50e,0,0), 0}}, {{SSE_MASK, 0}}, IESA, {SS_D1, SS_B1, SS_D2, SS_B2} }, | 
|---|
| 910 | { "tprot",  6, {{SSEH(0xe501,0,0), 0}}, {{SSE_MASK, 0}}, IXA,  {SS_D1, SS_B1, SS_D2, SS_B2} }, | 
|---|
| 911 |  | 
|---|
| 912 | /* */ | 
|---|
| 913 | }; | 
|---|
| 914 |  | 
|---|
| 915 | const int i370_num_opcodes = | 
|---|
| 916 | sizeof (i370_opcodes) / sizeof (i370_opcodes[0]); | 
|---|
| 917 |  | 
|---|
| 918 |  | 
|---|
| 919 | /* The macro table.  This is only used by the assembler.  */ | 
|---|
| 920 |  | 
|---|
| 921 | const struct i370_macro i370_macros[] = { | 
|---|
| 922 | { "b",     1,   I370,   "bc  15,%0" }, | 
|---|
| 923 | { "br",    1,   I370,   "bcr 15,%0" }, | 
|---|
| 924 |  | 
|---|
| 925 | { "nop",   1,   I370,   "bc  0,%0" }, | 
|---|
| 926 | { "nopr",  1,   I370,   "bcr 0,%0" }, | 
|---|
| 927 |  | 
|---|
| 928 | { "bh",    1,   I370,   "bc  2,%0" }, | 
|---|
| 929 | { "bhr",   1,   I370,   "bcr 2,%0" }, | 
|---|
| 930 | { "bl",    1,   I370,   "bc  4,%0" }, | 
|---|
| 931 | { "blr",   1,   I370,   "bcr 4,%0" }, | 
|---|
| 932 | { "be",    1,   I370,   "bc  8,%0" }, | 
|---|
| 933 | { "ber",   1,   I370,   "bcr 8,%0" }, | 
|---|
| 934 |  | 
|---|
| 935 | { "bnh",    1,   I370,  "bc  13,%0" }, | 
|---|
| 936 | { "bnhr",   1,   I370,  "bcr 13,%0" }, | 
|---|
| 937 | { "bnl",    1,   I370,  "bc  11,%0" }, | 
|---|
| 938 | { "bnlr",   1,   I370,  "bcr 11,%0" }, | 
|---|
| 939 | { "bne",    1,   I370,  "bc  7,%0" }, | 
|---|
| 940 | { "bner",   1,   I370,  "bcr 7,%0" }, | 
|---|
| 941 |  | 
|---|
| 942 | { "bp",    1,   I370,   "bc  2,%0" }, | 
|---|
| 943 | { "bpr",   1,   I370,   "bcr 2,%0" }, | 
|---|
| 944 | { "bm",    1,   I370,   "bc  4,%0" }, | 
|---|
| 945 | { "bmr",   1,   I370,   "bcr 4,%0" }, | 
|---|
| 946 | { "bz",    1,   I370,   "bc  8,%0" }, | 
|---|
| 947 | { "bzr",   1,   I370,   "bcr 8,%0" }, | 
|---|
| 948 | { "bo",    1,   I370,   "bc  1,%0" }, | 
|---|
| 949 | { "bor",   1,   I370,   "bcr 1,%0" }, | 
|---|
| 950 |  | 
|---|
| 951 | { "bnp",    1,   I370,  "bc  13,%0" }, | 
|---|
| 952 | { "bnpr",   1,   I370,  "bcr 13,%0" }, | 
|---|
| 953 | { "bnm",    1,   I370,  "bc  11,%0" }, | 
|---|
| 954 | { "bnmr",   1,   I370,  "bcr 11,%0" }, | 
|---|
| 955 | { "bnz",    1,   I370,  "bc  7,%0" }, | 
|---|
| 956 | { "bnzr",   1,   I370,  "bcr 7,%0" }, | 
|---|
| 957 | { "bno",    1,   I370,  "bc  14,%0" }, | 
|---|
| 958 | { "bnor",   1,   I370,  "bcr 14,%0" }, | 
|---|
| 959 |  | 
|---|
| 960 | { "sync",   0,   I370,  "bcr 15,0" }, | 
|---|
| 961 |  | 
|---|
| 962 | }; | 
|---|
| 963 |  | 
|---|
| 964 | const int i370_num_macros = | 
|---|
| 965 | sizeof (i370_macros) / sizeof (i370_macros[0]); | 
|---|