1 | /* alpha.h -- Header file for Alpha opcode table
|
---|
2 | Copyright 1996, 1999 Free Software Foundation, Inc.
|
---|
3 | Contributed by Richard Henderson <rth@tamu.edu>,
|
---|
4 | patterned after the PPC opcode table written by Ian Lance Taylor.
|
---|
5 |
|
---|
6 | This file is part of GDB, GAS, and the GNU binutils.
|
---|
7 |
|
---|
8 | GDB, GAS, and the GNU binutils are free software; you can redistribute
|
---|
9 | them and/or modify them under the terms of the GNU General Public
|
---|
10 | License as published by the Free Software Foundation; either version
|
---|
11 | 1, or (at your option) any later version.
|
---|
12 |
|
---|
13 | GDB, GAS, and the GNU binutils are distributed in the hope that they
|
---|
14 | will be useful, but WITHOUT ANY WARRANTY; without even the implied
|
---|
15 | warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
|
---|
16 | the GNU General Public License for more details.
|
---|
17 |
|
---|
18 | You should have received a copy of the GNU General Public License
|
---|
19 | along with this file; see the file COPYING. If not, write to the Free
|
---|
20 | Software Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
|
---|
21 |
|
---|
22 | #ifndef OPCODE_ALPHA_H
|
---|
23 | #define OPCODE_ALPHA_H
|
---|
24 |
|
---|
25 | /* The opcode table is an array of struct alpha_opcode. */
|
---|
26 |
|
---|
27 | struct alpha_opcode
|
---|
28 | {
|
---|
29 | /* The opcode name. */
|
---|
30 | const char *name;
|
---|
31 |
|
---|
32 | /* The opcode itself. Those bits which will be filled in with
|
---|
33 | operands are zeroes. */
|
---|
34 | unsigned opcode;
|
---|
35 |
|
---|
36 | /* The opcode mask. This is used by the disassembler. This is a
|
---|
37 | mask containing ones indicating those bits which must match the
|
---|
38 | opcode field, and zeroes indicating those bits which need not
|
---|
39 | match (and are presumably filled in by operands). */
|
---|
40 | unsigned mask;
|
---|
41 |
|
---|
42 | /* One bit flags for the opcode. These are primarily used to
|
---|
43 | indicate specific processors and environments support the
|
---|
44 | instructions. The defined values are listed below. */
|
---|
45 | unsigned flags;
|
---|
46 |
|
---|
47 | /* An array of operand codes. Each code is an index into the
|
---|
48 | operand table. They appear in the order which the operands must
|
---|
49 | appear in assembly code, and are terminated by a zero. */
|
---|
50 | unsigned char operands[4];
|
---|
51 | };
|
---|
52 |
|
---|
53 | /* The table itself is sorted by major opcode number, and is otherwise
|
---|
54 | in the order in which the disassembler should consider
|
---|
55 | instructions. */
|
---|
56 | extern const struct alpha_opcode alpha_opcodes[];
|
---|
57 | extern const unsigned alpha_num_opcodes;
|
---|
58 |
|
---|
59 | /* Values defined for the flags field of a struct alpha_opcode. */
|
---|
60 |
|
---|
61 | /* CPU Availability */
|
---|
62 | #define AXP_OPCODE_BASE 0x0001 /* Base architecture -- all cpus. */
|
---|
63 | #define AXP_OPCODE_EV4 0x0002 /* EV4 specific PALcode insns. */
|
---|
64 | #define AXP_OPCODE_EV5 0x0004 /* EV5 specific PALcode insns. */
|
---|
65 | #define AXP_OPCODE_EV6 0x0008 /* EV6 specific PALcode insns. */
|
---|
66 | #define AXP_OPCODE_BWX 0x0100 /* Byte/word extension (amask bit 0). */
|
---|
67 | #define AXP_OPCODE_CIX 0x0200 /* "Count" extension (amask bit 1). */
|
---|
68 | #define AXP_OPCODE_MAX 0x0400 /* Multimedia extension (amask bit 8). */
|
---|
69 |
|
---|
70 | #define AXP_OPCODE_NOPAL (~(AXP_OPCODE_EV4|AXP_OPCODE_EV5|AXP_OPCODE_EV6))
|
---|
71 |
|
---|
72 | /* A macro to extract the major opcode from an instruction. */
|
---|
73 | #define AXP_OP(i) (((i) >> 26) & 0x3F)
|
---|
74 |
|
---|
75 | /* The total number of major opcodes. */
|
---|
76 | #define AXP_NOPS 0x40
|
---|
77 |
|
---|
78 | |
---|
79 |
|
---|
80 | /* The operands table is an array of struct alpha_operand. */
|
---|
81 |
|
---|
82 | struct alpha_operand
|
---|
83 | {
|
---|
84 | /* The number of bits in the operand. */
|
---|
85 | unsigned int bits : 5;
|
---|
86 |
|
---|
87 | /* How far the operand is left shifted in the instruction. */
|
---|
88 | unsigned int shift : 5;
|
---|
89 |
|
---|
90 | /* The default relocation type for this operand. */
|
---|
91 | signed int default_reloc : 16;
|
---|
92 |
|
---|
93 | /* One bit syntax flags. */
|
---|
94 | unsigned int flags : 16;
|
---|
95 |
|
---|
96 | /* Insertion function. This is used by the assembler. To insert an
|
---|
97 | operand value into an instruction, check this field.
|
---|
98 |
|
---|
99 | If it is NULL, execute
|
---|
100 | i |= (op & ((1 << o->bits) - 1)) << o->shift;
|
---|
101 | (i is the instruction which we are filling in, o is a pointer to
|
---|
102 | this structure, and op is the opcode value; this assumes twos
|
---|
103 | complement arithmetic).
|
---|
104 |
|
---|
105 | If this field is not NULL, then simply call it with the
|
---|
106 | instruction and the operand value. It will return the new value
|
---|
107 | of the instruction. If the ERRMSG argument is not NULL, then if
|
---|
108 | the operand value is illegal, *ERRMSG will be set to a warning
|
---|
109 | string (the operand will be inserted in any case). If the
|
---|
110 | operand value is legal, *ERRMSG will be unchanged (most operands
|
---|
111 | can accept any value). */
|
---|
112 | unsigned (*insert) PARAMS ((unsigned instruction, int op,
|
---|
113 | const char **errmsg));
|
---|
114 |
|
---|
115 | /* Extraction function. This is used by the disassembler. To
|
---|
116 | extract this operand type from an instruction, check this field.
|
---|
117 |
|
---|
118 | If it is NULL, compute
|
---|
119 | op = ((i) >> o->shift) & ((1 << o->bits) - 1);
|
---|
120 | if ((o->flags & AXP_OPERAND_SIGNED) != 0
|
---|
121 | && (op & (1 << (o->bits - 1))) != 0)
|
---|
122 | op -= 1 << o->bits;
|
---|
123 | (i is the instruction, o is a pointer to this structure, and op
|
---|
124 | is the result; this assumes twos complement arithmetic).
|
---|
125 |
|
---|
126 | If this field is not NULL, then simply call it with the
|
---|
127 | instruction value. It will return the value of the operand. If
|
---|
128 | the INVALID argument is not NULL, *INVALID will be set to
|
---|
129 | non-zero if this operand type can not actually be extracted from
|
---|
130 | this operand (i.e., the instruction does not match). If the
|
---|
131 | operand is valid, *INVALID will not be changed. */
|
---|
132 | int (*extract) PARAMS ((unsigned instruction, int *invalid));
|
---|
133 | };
|
---|
134 |
|
---|
135 | /* Elements in the table are retrieved by indexing with values from
|
---|
136 | the operands field of the alpha_opcodes table. */
|
---|
137 |
|
---|
138 | extern const struct alpha_operand alpha_operands[];
|
---|
139 | extern const unsigned alpha_num_operands;
|
---|
140 |
|
---|
141 | /* Values defined for the flags field of a struct alpha_operand. */
|
---|
142 |
|
---|
143 | /* Mask for selecting the type for typecheck purposes */
|
---|
144 | #define AXP_OPERAND_TYPECHECK_MASK \
|
---|
145 | (AXP_OPERAND_PARENS | AXP_OPERAND_COMMA | AXP_OPERAND_IR | \
|
---|
146 | AXP_OPERAND_FPR | AXP_OPERAND_RELATIVE | AXP_OPERAND_SIGNED | \
|
---|
147 | AXP_OPERAND_UNSIGNED)
|
---|
148 |
|
---|
149 | /* This operand does not actually exist in the assembler input. This
|
---|
150 | is used to support extended mnemonics, for which two operands fields
|
---|
151 | are identical. The assembler should call the insert function with
|
---|
152 | any op value. The disassembler should call the extract function,
|
---|
153 | ignore the return value, and check the value placed in the invalid
|
---|
154 | argument. */
|
---|
155 | #define AXP_OPERAND_FAKE 01
|
---|
156 |
|
---|
157 | /* The operand should be wrapped in parentheses rather than separated
|
---|
158 | from the previous by a comma. This is used for the load and store
|
---|
159 | instructions which want their operands to look like "Ra,disp(Rb)". */
|
---|
160 | #define AXP_OPERAND_PARENS 02
|
---|
161 |
|
---|
162 | /* Used in combination with PARENS, this supresses the supression of
|
---|
163 | the comma. This is used for "jmp Ra,(Rb),hint". */
|
---|
164 | #define AXP_OPERAND_COMMA 04
|
---|
165 |
|
---|
166 | /* This operand names an integer register. */
|
---|
167 | #define AXP_OPERAND_IR 010
|
---|
168 |
|
---|
169 | /* This operand names a floating point register. */
|
---|
170 | #define AXP_OPERAND_FPR 020
|
---|
171 |
|
---|
172 | /* This operand is a relative branch displacement. The disassembler
|
---|
173 | prints these symbolically if possible. */
|
---|
174 | #define AXP_OPERAND_RELATIVE 040
|
---|
175 |
|
---|
176 | /* This operand takes signed values. */
|
---|
177 | #define AXP_OPERAND_SIGNED 0100
|
---|
178 |
|
---|
179 | /* This operand takes unsigned values. This exists primarily so that
|
---|
180 | a flags value of 0 can be treated as end-of-arguments. */
|
---|
181 | #define AXP_OPERAND_UNSIGNED 0200
|
---|
182 |
|
---|
183 | /* Supress overflow detection on this field. This is used for hints. */
|
---|
184 | #define AXP_OPERAND_NOOVERFLOW 0400
|
---|
185 |
|
---|
186 | /* Mask for optional argument default value. */
|
---|
187 | #define AXP_OPERAND_OPTIONAL_MASK 07000
|
---|
188 |
|
---|
189 | /* This operand defaults to zero. This is used for jump hints. */
|
---|
190 | #define AXP_OPERAND_DEFAULT_ZERO 01000
|
---|
191 |
|
---|
192 | /* This operand should default to the first (real) operand and is used
|
---|
193 | in conjunction with AXP_OPERAND_OPTIONAL. This allows
|
---|
194 | "and $0,3,$0" to be written as "and $0,3", etc. I don't like
|
---|
195 | it, but it's what DEC does. */
|
---|
196 | #define AXP_OPERAND_DEFAULT_FIRST 02000
|
---|
197 |
|
---|
198 | /* Similarly, this operand should default to the second (real) operand.
|
---|
199 | This allows "negl $0" instead of "negl $0,$0". */
|
---|
200 | #define AXP_OPERAND_DEFAULT_SECOND 04000
|
---|
201 |
|
---|
202 | |
---|
203 |
|
---|
204 | /* Register common names */
|
---|
205 |
|
---|
206 | #define AXP_REG_V0 0
|
---|
207 | #define AXP_REG_T0 1
|
---|
208 | #define AXP_REG_T1 2
|
---|
209 | #define AXP_REG_T2 3
|
---|
210 | #define AXP_REG_T3 4
|
---|
211 | #define AXP_REG_T4 5
|
---|
212 | #define AXP_REG_T5 6
|
---|
213 | #define AXP_REG_T6 7
|
---|
214 | #define AXP_REG_T7 8
|
---|
215 | #define AXP_REG_S0 9
|
---|
216 | #define AXP_REG_S1 10
|
---|
217 | #define AXP_REG_S2 11
|
---|
218 | #define AXP_REG_S3 12
|
---|
219 | #define AXP_REG_S4 13
|
---|
220 | #define AXP_REG_S5 14
|
---|
221 | #define AXP_REG_FP 15
|
---|
222 | #define AXP_REG_A0 16
|
---|
223 | #define AXP_REG_A1 17
|
---|
224 | #define AXP_REG_A2 18
|
---|
225 | #define AXP_REG_A3 19
|
---|
226 | #define AXP_REG_A4 20
|
---|
227 | #define AXP_REG_A5 21
|
---|
228 | #define AXP_REG_T8 22
|
---|
229 | #define AXP_REG_T9 23
|
---|
230 | #define AXP_REG_T10 24
|
---|
231 | #define AXP_REG_T11 25
|
---|
232 | #define AXP_REG_RA 26
|
---|
233 | #define AXP_REG_PV 27
|
---|
234 | #define AXP_REG_T12 27
|
---|
235 | #define AXP_REG_AT 28
|
---|
236 | #define AXP_REG_GP 29
|
---|
237 | #define AXP_REG_SP 30
|
---|
238 | #define AXP_REG_ZERO 31
|
---|
239 |
|
---|
240 | #endif /* OPCODE_ALPHA_H */
|
---|