source: trunk/src/os2ahci/os2ahci.h@ 133

Last change on this file since 133 was 133, checked in by Markus Thielen, 13 years ago
  • (#13) added IDC entry point to allow switching back to BIOS mode
  • added IDCTEST driver and program for testing the IDC entry point
  • fixed bug in IOCTL handling (missing 'break')
File size: 25.9 KB
Line 
1/******************************************************************************
2 * os2ahci.h - main header file for os2ahci driver
3 *
4 * Copyright (c) 2011 thi.guten Software Development
5 * Copyright (c) 2011 Mensys B.V.
6 *
7 * Authors: Christian Mueller, Markus Thielen
8 *
9 * Parts copied from/inspired by the Linux AHCI driver;
10 * those parts are (c) Linux AHCI/ATA maintainers
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 */
26
27/* ----------------------------- include files ----------------------------- */
28
29/* IMPORTANT NOTE: The DDK headers require tight structure packing and this
30 * is controlled via compiler parameters. Thus, all stuctures in os2ahci.sys
31 * are expected to be byte-aligned without the need of explicit pragma pack()
32 * directives. Where possible, the structures are layed out such that words
33 * and dwords are aligned at least on 2-byte boundaries.
34 */
35
36#define INCL_NOPMAPI
37#define INCL_DOSINFOSEG
38#define INCL_NO_SCB
39#define INCL_DOSERRORS
40#include <os2.h>
41#include <dos.h>
42#include <bseerr.h>
43#include <dskinit.h>
44#include <scb.h>
45
46#include <devhdr.h>
47#include <iorb.h>
48#include <strat2.h>
49#include <reqpkt.h>
50
51#ifdef __WATCOMC__
52/* include WATCOM specific DEVHELP stubs */
53#include <devhelp.h>
54#else
55#include <dhcalls.h>
56#endif
57
58#include <addcalls.h>
59#include <rmcalls.h>
60#include <devclass.h>
61#include <devcmd.h>
62#include <rmbase.h>
63
64#include "ahci.h"
65#include "ahci-idc.h"
66#include "version.h"
67
68/* -------------------------- macros and constants ------------------------- */
69
70#define MAX_AD 8 /* maximum number of adapters */
71
72/* Timer pool size. In theory, we need one timer per outstanding command plus
73 * a few miscellaneous timers but it's unlikely we'll ever have outstanding
74 * commands on all devices on all ports on all apapters -- this would be
75 * 8 * 32 * 32 = 8192 outstanding commands on a maximum of 8 * 32 * 15 = 3840
76 * devices and that's a bit of an exaggeration. It should be more than enough
77 * to have 128 timers.
78 */
79#define TIMER_COUNT 128
80#define TIMER_POOL_SIZE (sizeof(ADD_TIMER_POOL) + \
81 TIMER_COUNT * sizeof(ADD_TIMER_DATA))
82
83/* default command timeout (can be overwritten in the IORB) */
84#define DEFAULT_TIMEOUT 30000
85
86/* Maximum number of retries for commands in the restart/reset context hooks.
87 *
88 * Please note that the corresponding variable in the ADD workspace is a bit
89 * field, thus increasing this value means increasing the size of the bit
90 * field. At the time of writing this comment the 'retries' variable was 2
91 * bits wide (i.e. a maximum number of 3 retries) and there was exactly one
92 * bit left before the ADD workspace structure would become too large...
93 */
94#define MAX_RETRIES 3
95
96/* max/min macros */
97#define max(a, b) (a) > (b) ? (a) : (b)
98#define min(a, b) (a) < (b) ? (a) : (b)
99
100/* debug output macros */
101#define dprintf if (debug > 0) printf
102#define dphex if (debug > 0) phex
103#define ddprintf if (debug > 1) printf
104#define ddphex if (debug > 1) phex
105#define dddprintf if (debug > 2) printf
106#define dddphex if (debug > 2) phex
107
108/* verbosity console print macros
109 * (we use 'i' in ciprintf here to avoid name clash
110 * with vprintf-like funcs)
111 */
112#define ciprintf if (verbosity > 0) cprintf
113#define ciiprintf if (verbosity > 1) cprintf
114
115/* TRACE macros (for our internal ring buffer trace) */
116#define TRACE_ACTIVE (debug > 0 && com_base == 0)
117
118/* adapter number from AD_INFO pointer; mainly for dprintf() purposes */
119#define ad_no(ai) (((u16) ai - (u16) ad_infos) / sizeof(*ai))
120
121/* Convert far function address into NPFN (the DDK needs this all over the
122 * place and just casting to NPFN will produce a "segment lost in conversion"
123 * warning. Since casting to a u32 is a bit nasty for function pointers and
124 * might have to be revised for different compilers, we'll use a central
125 * macro for this crap.
126 */
127#define mk_NPFN(func) (NPFN) (u32) (func)
128
129/* stdarg.h macros with explicit far pointers
130 *
131 * NOTE: The compiler pushes fixed arguments with 16 bits minimum, thus
132 * the last fixed argument (i.e. the one passed to va_start) must
133 * have at least 16 bits. Otherwise, the address calculation in
134 * va_start() will fail.
135 */
136typedef char _far *va_list;
137#define va_start(va, last) va = (va_list) (&last + 1)
138#define va_arg(va, type) ((type _far *) (va += sizeof(type)))[-1]
139#define va_end(va) va = 0
140
141/* ctype macros */
142#define isupper(ch) ((ch) >= 'A' && (ch) <= 'Z')
143#define tolower(ch) (isupper(ch) ? (ch) + ('a' - 'A') : (ch))
144
145/* stddef macros */
146#define offsetof(s, e) ((u16) &((s *) 0)->e)
147
148/* SMP spinlock compatibility macros for older DDKs using CLI/STI */
149#ifndef OS2AHCI_SMP
150#define DevHelp_CreateSpinLock(p_sph) *(p_sph) = 0
151#define DevHelp_FreeSpinLock(sph) 0
152
153#define DevHelp_AquireSpinLock(sph) if ((sph) != 0) \
154 panic("recursive spinlock"); \
155 (sph) = disable()
156
157#define DevHelp_ReleaseSpinLock(sph) if (sph) { \
158 (sph) = 0; \
159 enable(); \
160 }
161#endif
162
163/* shortcut macros */
164#define spin_lock(sl) DevHelp_AquireSpinLock(sl)
165#define spin_unlock(sl) DevHelp_ReleaseSpinLock(sl)
166
167/* Get AHCI port MMIO base from AD_INFO and port number. For the time being,
168 * MMIO addresses are assumed to be valid 16:16 pointers which implies
169 * that one GDT selector is allocated per adapter.
170 */
171#define port_base(ai, p) ((u8 _far *) (ai)->mmio + 0x100 + (p) * 0x80)
172
173/* Get address of port-specific DMA scratch buffer. The total size of all DMA
174 * buffers required for 32 ports exceeds 65536 bytes, thus we need multiple
175 * GDT selectors to access all port DMA scratch buffers and some logic to map
176 * a port number to the corresponding DMA scratch buffer address.
177 */
178#define PORT_DMA_BUFS_PER_SEG ((size_t) (65536UL / AHCI_PORT_PRIV_DMA_SZ))
179#define PORT_DMA_BUF_SEGS ((AHCI_MAX_PORTS + PORT_DMA_BUFS_PER_SEG - 1) \
180 / PORT_DMA_BUFS_PER_SEG)
181#define PORT_DMA_SEG_SIZE ((u32) PORT_DMA_BUFS_PER_SEG * \
182 (u32) AHCI_PORT_PRIV_DMA_SZ)
183
184#define port_dma_base(ai, p) \
185 ((AHCI_PORT_DMA _far *) ((ai)->dma_buf[(p) / PORT_DMA_BUFS_PER_SEG] + \
186 ((p) % PORT_DMA_BUFS_PER_SEG) * AHCI_PORT_PRIV_DMA_SZ))
187
188#define port_dma_base_phys(ai, p) \
189 ((ai)->dma_buf_phys + (u32) (p) * AHCI_PORT_PRIV_DMA_SZ)
190
191/* Convert an SATA adapter/port/device address into a 16-bit IORB unit handle
192 * (and the other way round). The mapping looks like this:
193 *
194 * mapping comment
195 * -----------------------------------------------------------------------
196 * 4 bits for the adapter current max is 8 adapters
197 * 4 bits for the port AHCI spec defines up to 32 ports
198 * 4 bits for the device SATA spec defines up to 15 devices behind PMP
199 */
200#define iorb_unit(a, p, d) ((((u16) (a) & 0x0fU) << 8) | \
201 (((u16) (p) & 0x0fU) << 4) | \
202 (((u16) (d) & 0x0fU)))
203#define iorb_unit_adapter(iorb) (((u16) (iorb)->UnitHandle >> 8) & 0x07U)
204#define iorb_unit_port(iorb) (((u16) (iorb)->UnitHandle >> 4) & 0x0fU)
205#define iorb_unit_device(iorb) ((u16) (iorb)->UnitHandle & 0x0fU)
206
207/*******************************************************************************
208 * Convenience macros for IORB processing functions
209 */
210/* is this IORB on driver or port level? */
211#define iorb_driver_level(iorb) ((iorb)->CommandCode == IOCC_CONFIGURATION)
212
213/* is this IORB to be inserted at the beginnig of the IORB queue? */
214#define iorb_priority(iorb) ((iorb)->CommandCode == IOCC_DEVICE_CONTROL && \
215 (iorb)->CommandModifier == IOCM_ABORT))
216
217/* access IORB ADD workspace */
218#define add_workspace(iorb) ((ADD_WORKSPACE _far *) &(iorb)->ADDWorkSpace)
219
220
221
222/******************************************************************************
223 * PCI generic IDs and macros
224 */
225#define PCI_ANY_ID 0xffffU
226#define PCI_VDEVICE(vendor, device) PCI_VENDOR_ID_##vendor, (device), \
227 PCI_ANY_ID, PCI_ANY_ID, 0, 0
228
229/******************************************************************************
230 * PCI vendor IDs for AHCI adapters known to this driver (copied from Linux
231 * pci_ids.h)
232 */
233#define PCI_VENDOR_ID_AL 0x10b9
234#define PCI_VENDOR_ID_AMD 0x1022
235#define PCI_VENDOR_ID_AT 0x1259
236#define PCI_VENDOR_ID_ATI 0x1002
237#define PCI_VENDOR_ID_ATT 0x11c1
238#define PCI_VENDOR_ID_CMD 0x1095
239#define PCI_VENDOR_ID_CT 0x102c
240#define PCI_VENDOR_ID_INTEL 0x8086
241#define PCI_VENDOR_ID_INITIO 0x1101
242#define PCI_VENDOR_ID_JMICRON 0x197B
243#define PCI_VENDOR_ID_MARVELL 0x11ab
244#define PCI_VENDOR_ID_NVIDIA 0x10de
245#define PCI_VENDOR_ID_PROMISE 0x105a
246#define PCI_VENDOR_ID_SI 0x1039
247#define PCI_VENDOR_ID_VIA 0x1106
248
249/******************************************************************************
250 * PCI class IDs we're interested in (copied from Linux pci_ids.h)
251 */
252#define PCI_BASE_CLASS_STORAGE 0x01
253#define PCI_CLASS_STORAGE_SCSI 0x0100
254#define PCI_CLASS_STORAGE_IDE 0x0101
255#define PCI_CLASS_STORAGE_FLOPPY 0x0102
256#define PCI_CLASS_STORAGE_IPI 0x0103
257#define PCI_CLASS_STORAGE_RAID 0x0104
258#define PCI_CLASS_STORAGE_SATA 0x0106
259#define PCI_CLASS_STORAGE_SATA_AHCI 0x010601
260#define PCI_CLASS_STORAGE_SAS 0x0107
261#define PCI_CLASS_STORAGE_OTHER 0x0180
262
263/******************************************************************************
264 * ANSI color code constants
265 */
266#define ANSI_CLR_BRIGHT "\x1b[1m"
267#define ANSI_CLR_RED "\x1b[31m"
268#define ANSI_CLR_GREEN "\x1b[32m"
269#define ANSI_CLR_BLUE "\x1b[34m"
270#define ANSI_CLR_CYAN "\x1b[36m"
271#define ANSI_CLR_WHITE "\x1b[37m"
272#define ANSI_RESET "\x1b[0m"
273
274
275/* ------------------------ typedefs and structures ------------------------ */
276
277typedef unsigned int size_t;
278
279/* PCI device information structure; this is used both for scanning and for
280 * identification purposes in 'AD_INFO'; based on the Linux pci_device_id
281 * structure but hard-wired to use board_* constants for 'driver_data'
282 */
283typedef struct {
284 u16 vendor; /* PCI device vendor/manufacturer */
285 u16 device; /* PCI device ID inside vendor scope */
286 u16 subvendor; /* subsystem vendor (unused so far) */
287 u16 subdevice; /* subsystem device (unused so far) */
288 u32 class; /* PCI device class */
289 u32 class_mask; /* bits to match when scanning for 'class' */
290 u32 board; /* AHCI controller board type (board_* constants) */
291 char *chipname; /* human readable chip ID string */
292} PCI_ID;
293
294/* IORB queue; since IORB queues are updated at interrupt time, the
295 * corresponding pointers (not the data they point to) need to be volatile.
296 */
297typedef struct {
298 IORBH _far *volatile root; /* root of request list */
299 IORBH _far *volatile tail; /* tail of request list */
300} IORB_QUEUE;
301
302/* port information structure */
303typedef struct {
304 IORB_QUEUE iorb_queue; /* IORB queue for this port */
305 unsigned dev_max : 4; /* maximum device number on this port (0-15) */
306 unsigned cmd_slot : 5; /* current command slot index (using round-
307 * robin indexes to prevent starvation) */
308
309 volatile u32 ncq_cmds; /* bitmap for NCQ commands issued */
310 volatile u32 reg_cmds; /* bitmap for regular commands issued */
311
312 struct {
313 unsigned allocated : 1; /* if != 0, device is allocated */
314 unsigned present : 1; /* if != 0, device is present */
315 unsigned lba48 : 1; /* if != 0, device supports 48-bit LBA */
316 unsigned atapi : 1; /* if != 0, this is an ATAPI device */
317 unsigned atapi_16 : 1; /* if != 0, device suports 16-byte cmds */
318 unsigned removable : 1; /* if != 0, device has removable media */
319 unsigned dev_type : 5; /* device type (UIB_TYPE_* in iorb.h) */
320 unsigned ncq_max : 5; /* maximum tag number for queued commands */
321 UNITINFO _far *unit_info; /* pointer to modified unit info */
322 } devs[15];
323} P_INFO;
324
325/* adapter information structure */
326typedef struct {
327 PCI_ID *pci; /* pointer to corresponding PCI ID */
328
329 unsigned port_max : 5; /* maximum port number (0-31) */
330 unsigned cmd_max : 5; /* maximum cmd slot number (0-31) */
331 unsigned port_scan_done : 1; /* if != 0, port scan already done */
332 unsigned busy : 1; /* if != 0, adapter is busy */
333
334 u32 port_map; /* bitmap of active ports */
335
336 /* initial adapter configuration from BIOS */
337 u32 bios_config[HOST_CAP2 / sizeof(u32) + 1];
338
339 u32 cap; /* working copy of CAP register */
340 u32 cap2; /* working copy of CAP2 register */
341 u32 flags; /* adapter flags */
342
343 HRESOURCE rm_adh; /* resource handle for adapter */
344 HRESOURCE rm_bars[6]; /* resource handle for MMIO and I/O BARs */
345 HRESOURCE rm_irq; /* resource handle for IRQ */
346
347 u8 bus; /* PCI bus number */
348 u8 dev_func; /* PCI device and function number */
349 u16 irq; /* interrupt number */
350
351 u32 mmio_phys; /* physical address of MMIO region */
352 u32 mmio_size; /* size of MMIO region */
353 u8 _far *mmio; /* pointer to this adapter's MMIO region */
354
355 u32 dma_buf_phys; /* physical address of DMA scratch buffer */
356 u8 _far *dma_buf[PORT_DMA_BUF_SEGS]; /* DMA scatch buffer */
357
358 P_INFO ports[AHCI_MAX_PORTS]; /* SATA ports on this adapter */
359} AD_INFO;
360
361/* ADD workspace in IORB (must not exceed 16 bytes) */
362typedef struct {
363 void (*ppfunc)(IORBH _far *iorb); /* post-processing function */
364 void *buf; /* response buffer (e.g. for identify cmds) */
365 ULONG timer; /* timer for timeout procesing */
366 USHORT blocks; /* number of blocks to be transferred */
367 unsigned processing : 1; /* IORB is being processd */
368 unsigned idempotent : 1; /* IORB is idempotent (can be retried) */
369 unsigned queued_hw : 1; /* IORB has been queued to hardware */
370 unsigned no_ncq : 1; /* must not use native command queuing */
371 unsigned is_ncq : 1; /* should use native command queueing */
372 unsigned complete : 1; /* IORB has completed processing */
373 unsigned unaligned : 1; /* unaligned S/G; need to use transfer buffer */
374 unsigned retries : 2; /* number of retries for this command */
375 unsigned cmd_slot : 5; /* AHCI command slot for this IORB */
376} ADD_WORKSPACE;
377
378/* sg_memcpy() direction */
379typedef enum {
380 SG_TO_BUF, /* copy from S/G list to buffer */
381 BUF_TO_SG /* copy from buffer to S/G list */
382} SG_MEMCPY_DIRECTION;
383
384/* -------------------------- function prototypes -------------------------- */
385
386/* init.asm */
387extern u32 _cdecl readl (void _far *addr);
388extern u32 _cdecl writel (void _far *addr, u32 val);
389extern void _far * _cdecl memcpy (void _far *v_dst, void _far *v_src, int len);
390extern void _far * _cdecl memset (void _far *p, int ch, size_t len);
391extern void _cdecl _far restart_hook (void);
392extern void _cdecl _far reset_hook (void);
393extern void _cdecl _far engine_hook (void);
394
395/* os2ahci.c */
396extern USHORT init_drv (RPINITIN _far *req);
397extern USHORT gen_ioctl (RP_GENIOCTL _far *ioctl);
398extern USHORT char_dev_input (RP_RWV _far *rwrb);
399extern USHORT exit_drv (int func);
400extern void _cdecl _far _loadds add_entry (IORBH _far *iorb);
401extern void trigger_engine (void);
402extern int trigger_engine_1 (void);
403extern void send_iorb (IORBH _far *iorb);
404extern void iocc_configuration (IORBH _far *iorb);
405extern void iocc_device_control (IORBH _far *iorb);
406extern void iocc_unit_control (IORBH _far *iorb);
407extern void iocm_device_table (IORBH _far *iorb);
408extern void iocc_geometry (IORBH _far *iorb);
409extern void iocc_execute_io (IORBH _far *iorb);
410extern void iocc_unit_status (IORBH _far *iorb);
411extern void iocc_adapter_passthru (IORBH _far *iorb);
412extern void iorb_queue_add (IORB_QUEUE _far *queue, IORBH _far *iorb);
413extern int iorb_queue_del (IORB_QUEUE _far *queue, IORBH _far *iorb);
414extern void iorb_seterr (IORBH _far *iorb, USHORT error_code);
415extern void iorb_done (IORBH _far *iorb);
416extern void iorb_complete (IORBH _far *iorb);
417extern void iorb_requeue (IORBH _far *iorb);
418extern void aws_free (ADD_WORKSPACE _far *aws);
419extern void lock_adapter (AD_INFO *ai);
420extern void unlock_adapter (AD_INFO *ai);
421extern void _cdecl _far timeout_callback (ULONG timer_handle, ULONG p1, ULONG p2);
422extern void _cdecl _far reset_watchdog (ULONG timer_handle, ULONG p1, ULONG p2);
423
424/* ahci.c */
425extern int ahci_save_bios_config (AD_INFO *ai);
426extern int ahci_restore_bios_config (AD_INFO *ai);
427extern int ahci_restore_initial_config (AD_INFO *ai);
428extern AHCI_PORT_CFG *ahci_save_port_config (AD_INFO *ai, int p);
429extern void ahci_restore_port_config (AD_INFO *ai, int p,
430 AHCI_PORT_CFG *pc);
431extern int ahci_enable_ahci (AD_INFO *ai);
432extern int ahci_scan_ports (AD_INFO *ai);
433extern int ahci_complete_init (AD_INFO *ai);
434extern int ahci_reset_port (AD_INFO *ai, int p, int ei);
435extern int ahci_start_port (AD_INFO *ai, int p, int ei);
436extern void ahci_start_fis_rx (AD_INFO *ai, int p);
437extern void ahci_start_engine (AD_INFO *ai, int p);
438extern int ahci_stop_port (AD_INFO *ai, int p);
439extern int ahci_stop_fis_rx (AD_INFO *ai, int p);
440extern int ahci_stop_engine (AD_INFO *ai, int p);
441extern int ahci_port_busy (AD_INFO *ai, int p);
442extern void ahci_exec_iorb (IORBH _far *iorb, int ncq_capable,
443 int (*func)(IORBH _far *, int));
444extern void ahci_exec_polled_iorb (IORBH _far *iorb,
445 int (*func)(IORBH _far *, int),
446 ULONG timeout);
447extern int ahci_exec_polled_cmd (AD_INFO *ai, int p, int d,
448 int timeout, int cmd, ...);
449extern int ahci_set_dev_idle (AD_INFO *ai, int p, int d, int idle);
450extern int ahci_flush_cache (AD_INFO *ai, int p, int d);
451
452extern int ahci_intr (u16 irq);
453extern void ahci_port_intr (AD_INFO *ai, int p);
454extern void ahci_error_intr (AD_INFO *ai, int p, u32 irq_stat);
455
456extern void ahci_get_geometry (IORBH _far *iorb);
457extern void ahci_unit_ready (IORBH _far *iorb);
458extern void ahci_read (IORBH _far *iorb);
459extern void ahci_verify (IORBH _far *iorb);
460extern void ahci_write (IORBH _far *iorb);
461extern void ahci_execute_cdb (IORBH _far *iorb);
462extern void ahci_execute_ata (IORBH _far *iorb);
463
464/* libc.c */
465extern void init_libc (void);
466extern void init_com (void);
467extern int vsprintf (char _far *buf, const char *fmt, va_list va);
468extern int sprintf (char _far *buf, const char *fmt, ...);
469extern void vfprintf (const char *fmt, va_list va);
470extern void _cdecl printf (const char *fmt, ...);
471extern void cprintf (const char *fmt, ...);
472extern void phex (const void _far *p, int len, const char *fmt, ...);
473extern size_t strlen (const char _far *s);
474extern char _far *strcpy (char _far *dst, const char _far *src);
475extern int memcmp (void _far *p1, void _far *p2, size_t len);
476extern void sg_memcpy (SCATGATENTRY _far *sg_list, USHORT sg_cnt,
477 ULONG sg_off, void _far *buf, USHORT len,
478 SG_MEMCPY_DIRECTION dir);
479extern long strtol (const char _far *buf,
480 const char _far * _far *ep, int base);
481extern void *malloc (size_t len);
482extern void free (void *ptr);
483extern ULONG virt_to_phys (void _far *ptr);
484extern void mdelay_cal (void);
485extern void mdelay (u32 millies);
486extern void msleep (u32 millies);
487extern void panic (char *msg);
488extern int disable (void);
489extern void enable (void);
490
491/* trace.c */
492extern void trace_init (void);
493extern void trace_exit (void);
494extern void trace_write (u8 _far *s, int len);
495extern u16 trace_read (void _far *buf, u16 cb_buf);
496extern u16 trace_bytes_avail(void);
497extern u16 trace_char_dev(RP_RWV _far *rwrb);
498
499/* pci.c */
500extern int add_pci_id (u16 vendor, u16 device);
501extern void scan_pci_bus (void);
502extern int pci_enable_int (UCHAR bus, UCHAR dev_func);
503extern void pci_hack_virtualbox(void);
504extern char *vendor_from_id (u16 vendor);
505extern char *device_from_id (u16 device);
506
507/* ctxhook.c */
508extern void _cdecl restart_ctxhook (ULONG parm);
509extern void _cdecl reset_ctxhook (ULONG parm);
510extern void _cdecl engine_ctxhook (ULONG parm);
511
512/* apm.c */
513extern void apm_init (void);
514extern void apm_suspend (void);
515extern void apm_resume (void);
516
517/* ioctl.c */
518extern USHORT ioctl_get_devlist (RP_GENIOCTL _far *ioctl);
519extern USHORT ioctl_passthrough (RP_GENIOCTL _far *ioctl);
520extern USHORT ioctl_gen_dsk (RP_GENIOCTL _far *ioctl);
521extern USHORT ioctl_smart (RP_GENIOCTL _far *ioctl);
522
523
524/* ---------------------------- global variables --------------------------- */
525
526extern char _cdecl end_of_data; /* label at the end of all data segments */
527extern void _cdecl _near end_of_code(); /* label at the end of all code segments */
528
529extern int debug; /* if != 0, print debug messages to COM1 */
530extern int thorough_scan; /* if != 0, perform thorough PCI scan */
531extern int init_reset; /* if != 0, reset ports during init */
532extern int force_write_cache; /* if != 0, force write cache */
533extern int verbosity; /* if != 0, show some info during boot */
534
535extern HDRIVER rm_drvh; /* resource manager driver handle */
536extern USHORT add_handle; /* adapter device driver handle */
537extern UCHAR timer_pool[]; /* timer pool */
538extern char drv_name[]; /* driver name as string ("OS2AHCI") */
539
540extern PCI_ID pci_ids[]; /* SATA adapter PCI IDs */
541extern ULONG drv_lock; /* driver-level spinlock */
542extern ULONG com_lock; /* debug log spinlock */
543extern IORB_QUEUE driver_queue; /* driver-level IORB queue */
544extern AD_INFO ad_infos[]; /* adapter information list */
545extern int ad_info_cnt; /* number of entries in ad_infos[] */
546extern u16 ad_ignore; /* bitmap with adapters to be ignored */
547extern int init_complete; /* if != 0, initialization has completed */
548
549extern u16 com_base; /* debug COM port base address */
550
551/* port restart context hook and input data */
552extern ULONG restart_ctxhook_h;
553extern volatile u32 ports_to_restart[MAX_AD];
554
555/* port reset context hook and input data */
556extern ULONG reset_ctxhook_h;
557extern ULONG th_reset_watchdog;
558extern volatile u32 ports_to_reset[MAX_AD];
559extern IORB_QUEUE abort_queue;
560
561/* trigger engine context hook and input data */
562extern ULONG engine_ctxhook_h;
563
564/* apapter/port-specific options saved when parsing the command line */
565extern u8 emulate_scsi[MAX_AD][AHCI_MAX_PORTS];
566extern u8 enable_ncq[MAX_AD][AHCI_MAX_PORTS];
567extern u8 link_speed[MAX_AD][AHCI_MAX_PORTS];
568extern u8 link_power[MAX_AD][AHCI_MAX_PORTS];
569extern u8 track_size[MAX_AD][AHCI_MAX_PORTS];
570
Note: See TracBrowser for help on using the repository browser.