source: trunk/src/os2ahci/os2ahci.h@ 112

Last change on this file since 112 was 112, checked in by Markus Thielen, 14 years ago
  • removed RAS calls (tracing to OS/2 kernel trace buffer was unreliable)
  • added private trace ring buffer implementation
  • support read from OS2AHCI$ character device
  • contents of trace ring buffer are accesible via OS2AHCI$ character device
  • updated WATCOM makefile; WATCOM build still produces a non-working driver
  • code cleanup (unused variables etc.)
File size: 24.8 KB
Line 
1/******************************************************************************
2 * os2ahci.h - main header file for os2ahci driver
3 *
4 * Copyright (c) 2011 thi.guten Software Development
5 * Copyright (c) 2011 Mensys B.V.
6 *
7 * Authors: Christian Mueller, Markus Thielen
8 *
9 * Parts copied from/inspired by the Linux AHCI driver;
10 * those parts are (c) Linux AHCI/ATA maintainers
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 */
26
27/* ----------------------------- include files ----------------------------- */
28
29/* IMPORTANT NOTE: The DDK headers require tight structure packing and this
30 * is controlled via compiler parameters. Thus, all stuctures in os2ahci.sys
31 * are expected to be byte-aligned without the need of explicit pragma pack()
32 * directives. Where possible, the structures are layed out such that words
33 * and dwords are aligned at least on 2-byte boundaries.
34 */
35
36#define INCL_NOPMAPI
37#define INCL_DOSINFOSEG
38#define INCL_NO_SCB
39#define INCL_DOSERRORS
40#include <os2.h>
41#include <dos.h>
42#include <bseerr.h>
43#include <dskinit.h>
44#include <scb.h>
45
46#include <devhdr.h>
47#include <iorb.h>
48#include <strat2.h>
49#include <reqpkt.h>
50
51#ifdef __WATCOMC__
52/* include WATCOM specific DEVHELP stubs */
53#include <devhelp.h>
54#else
55#include <dhcalls.h>
56#endif
57
58#include <addcalls.h>
59#include <rmcalls.h>
60#include <devclass.h>
61#include <devcmd.h>
62#include <rmbase.h>
63
64#include "ahci.h"
65#include "version.h"
66
67/* -------------------------- macros and constants ------------------------- */
68
69#define MAX_AD 8 /* maximum number of adapters */
70
71/* Timer pool size. In theory, we need one timer per outstanding command plus
72 * a few miscellaneous timers but it's unlikely we'll ever have outstanding
73 * commands on all devices on all ports on all apapters -- this would be
74 * 8 * 32 * 32 = 8192 outstanding commands on a maximum of 8 * 32 * 15 = 3840
75 * devices and that's a bit of an exaggeration. It should be more than enough
76 * to have 128 timers.
77 */
78#define TIMER_COUNT 128
79#define TIMER_POOL_SIZE (sizeof(ADD_TIMER_POOL) + \
80 TIMER_COUNT * sizeof(ADD_TIMER_DATA))
81
82/* default command timeout (can be overwritten in the IORB) */
83#define DEFAULT_TIMEOUT 30000
84
85/* max/min macros */
86#define max(a, b) (a) > (b) ? (a) : (b)
87#define min(a, b) (a) < (b) ? (a) : (b)
88
89/* debug output macros */
90#define dprintf if (debug > 0) printf
91#define dphex if (debug > 0) phex
92#define ddprintf if (debug > 1) printf
93#define ddphex if (debug > 1) phex
94#define dddprintf if (debug > 2) printf
95#define dddphex if (debug > 2) phex
96
97/* TRACE macros (for our internal ring buffer trace) */
98#define TRACE_ACTIVE (debug > 0 && com_base == 0)
99
100/* adapter number from AD_INFO pointer; mainly for dprintf() purposes */
101#define ad_no(ai) (((u16) ai - (u16) ad_infos) / sizeof(*ai))
102
103/* Convert far function address into NPFN (the DDK needs this all over the
104 * place and just casting to NPFN will produce a "segment lost in conversion"
105 * warning. Since casting to a u32 is a bit nasty for function pointers and
106 * might have to be revised for different compilers, we'll use a central
107 * macro for this crap.
108 */
109#define mk_NPFN(func) (NPFN) (u32) (func)
110
111/* stdarg.h macros with explicit far pointers
112 *
113 * NOTE: The compiler pushes fixed arguments with 16 bits minimum, thus
114 * the last fixed argument (i.e. the one passed to va_start) must
115 * have at least 16 bits. Otherwise, the address calculation in
116 * va_start() will fail.
117 */
118typedef char _far *va_list;
119#define va_start(va, last) va = (va_list) (&last + 1)
120#define va_arg(va, type) ((type _far *) (va += sizeof(type)))[-1]
121#define va_end(va) va = 0
122
123/* ctype macros */
124#define isupper(ch) ((ch) >= 'A' && (ch) <= 'Z')
125#define tolower(ch) (isupper(ch) ? (ch) + ('a' - 'A') : (ch))
126
127/* stddef macros */
128#define offsetof(s, e) ((u16) &((s *) 0)->e)
129
130/* SMP spinlock compatibility macros for older DDKs using CLI/STI */
131#ifndef OS2AHCI_SMP
132#define DevHelp_CreateSpinLock(p_sph) *(p_sph) = 0
133#define DevHelp_FreeSpinLock(sph) 0
134
135#define DevHelp_AquireSpinLock(sph) if ((sph) != 0) \
136 panic("recursive spinlock"); \
137 (sph) = disable()
138
139#define DevHelp_ReleaseSpinLock(sph) if (sph) { \
140 (sph) = 0; \
141 enable(); \
142 }
143#endif
144
145/* shortcut macros */
146#define spin_lock(sl) DevHelp_AquireSpinLock(sl)
147#define spin_unlock(sl) DevHelp_ReleaseSpinLock(sl)
148
149/* Get AHCI port MMIO base from AD_INFO and port number. For the time being,
150 * MMIO addresses are assumed to be valid 16:16 pointers which implies
151 * that one GDT selector is allocated per adapter.
152 */
153#define port_base(ai, p) ((u8 _far *) (ai)->mmio + 0x100 + (p) * 0x80)
154
155/* Get address of port-specific DMA scratch buffer. The total size of all DMA
156 * buffers required for 32 ports exceeds 65536 bytes, thus we need multiple
157 * GDT selectors to access all port DMA scratch buffers and some logic to map
158 * a port number to the corresponding DMA scratch buffer address.
159 */
160#define PORT_DMA_BUFS_PER_SEG ((size_t) (65536UL / AHCI_PORT_PRIV_DMA_SZ))
161#define PORT_DMA_BUF_SEGS ((AHCI_MAX_PORTS + PORT_DMA_BUFS_PER_SEG - 1) \
162 / PORT_DMA_BUFS_PER_SEG)
163#define PORT_DMA_SEG_SIZE ((u32) PORT_DMA_BUFS_PER_SEG * \
164 (u32) AHCI_PORT_PRIV_DMA_SZ)
165
166#define port_dma_base(ai, p) \
167 ((AHCI_PORT_DMA _far *) ((ai)->dma_buf[(p) / PORT_DMA_BUFS_PER_SEG] + \
168 ((p) % PORT_DMA_BUFS_PER_SEG) * AHCI_PORT_PRIV_DMA_SZ))
169
170#define port_dma_base_phys(ai, p) \
171 ((ai)->dma_buf_phys + (u32) (p) * AHCI_PORT_PRIV_DMA_SZ)
172
173/* Convert an SATA adapter/port/device address into a 16-bit IORB unit handle
174 * (and the other way round). The mapping looks like this:
175 *
176 * mapping comment
177 * -----------------------------------------------------------------------
178 * 4 bits for the adapter current max is 8 adapters
179 * 4 bits for the port AHCI spec defines up to 32 ports
180 * 4 bits for the device SATA spec defines up to 15 devices behind PMP
181 */
182#define iorb_unit(a, p, d) ((((u16) (a) & 0x0fU) << 8) | \
183 (((u16) (p) & 0x0fU) << 4) | \
184 (((u16) (d) & 0x0fU)))
185#define iorb_unit_adapter(iorb) (((u16) (iorb)->UnitHandle >> 8) & 0x07U)
186#define iorb_unit_port(iorb) (((u16) (iorb)->UnitHandle >> 4) & 0x0fU)
187#define iorb_unit_device(iorb) ((u16) (iorb)->UnitHandle & 0x0fU)
188
189/*******************************************************************************
190 * Convenience macros for IORB processing functions
191 */
192/* is this IORB on driver or port level? */
193#define iorb_driver_level(iorb) ((iorb)->CommandCode == IOCC_CONFIGURATION)
194
195/* is this IORB to be inserted at the beginnig of the IORB queue? */
196#define iorb_priority(iorb) ((iorb)->CommandCode == IOCC_DEVICE_CONTROL && \
197 (iorb)->CommandModifier == IOCM_ABORT))
198
199/* access IORB ADD workspace */
200#define add_workspace(iorb) ((ADD_WORKSPACE _far *) &(iorb)->ADDWorkSpace)
201
202
203
204/******************************************************************************
205 * PCI generic IDs and macros
206 */
207#define PCI_ANY_ID 0xffffU
208#define PCI_VDEVICE(vendor, device) PCI_VENDOR_ID_##vendor, (device), \
209 PCI_ANY_ID, PCI_ANY_ID, 0, 0
210
211/******************************************************************************
212 * PCI vendor IDs for AHCI adapters known to this driver (copied from Linux
213 * pci_ids.h)
214 */
215#define PCI_VENDOR_ID_AL 0x10b9
216#define PCI_VENDOR_ID_AMD 0x1022
217#define PCI_VENDOR_ID_AT 0x1259
218#define PCI_VENDOR_ID_ATI 0x1002
219#define PCI_VENDOR_ID_ATT 0x11c1
220#define PCI_VENDOR_ID_CMD 0x1095
221#define PCI_VENDOR_ID_CT 0x102c
222#define PCI_VENDOR_ID_INTEL 0x8086
223#define PCI_VENDOR_ID_INITIO 0x1101
224#define PCI_VENDOR_ID_JMICRON 0x197B
225#define PCI_VENDOR_ID_MARVELL 0x11ab
226#define PCI_VENDOR_ID_NVIDIA 0x10de
227#define PCI_VENDOR_ID_PROMISE 0x105a
228#define PCI_VENDOR_ID_SI 0x1039
229#define PCI_VENDOR_ID_VIA 0x1106
230
231/******************************************************************************
232 * PCI class IDs we're interested in (copied from Linux pci_ids.h)
233 */
234#define PCI_BASE_CLASS_STORAGE 0x01
235#define PCI_CLASS_STORAGE_SCSI 0x0100
236#define PCI_CLASS_STORAGE_IDE 0x0101
237#define PCI_CLASS_STORAGE_FLOPPY 0x0102
238#define PCI_CLASS_STORAGE_IPI 0x0103
239#define PCI_CLASS_STORAGE_RAID 0x0104
240#define PCI_CLASS_STORAGE_SATA 0x0106
241#define PCI_CLASS_STORAGE_SATA_AHCI 0x010601
242#define PCI_CLASS_STORAGE_SAS 0x0107
243#define PCI_CLASS_STORAGE_OTHER 0x0180
244
245/******************************************************************************
246 * ANSI color code constants
247 */
248#define ANSI_CLR_BRIGHT "\x1b[1m"
249#define ANSI_CLR_RED "\x1b[31m"
250#define ANSI_CLR_GREEN "\x1b[32m"
251#define ANSI_CLR_BLUE "\x1b[34m"
252#define ANSI_CLR_CYAN "\x1b[36m"
253#define ANSI_CLR_WHITE "\x1b[37m"
254#define ANSI_RESET "\x1b[0m"
255
256
257/* ------------------------ typedefs and structures ------------------------ */
258
259typedef unsigned int size_t;
260
261/* PCI device information structure; this is used both for scanning and for
262 * identification purposes in 'AD_INFO'; based on the Linux pci_device_id
263 * structure but hard-wired to use board_* constants for 'driver_data'
264 */
265typedef struct {
266 u16 vendor; /* PCI device vendor/manufacturer */
267 u16 device; /* PCI device ID inside vendor scope */
268 u16 subvendor; /* subsystem vendor (unused so far) */
269 u16 subdevice; /* subsystem device (unused so far) */
270 u32 class; /* PCI device class */
271 u32 class_mask; /* bits to match when scanning for 'class' */
272 u32 board; /* AHCI controller board type (board_* constants) */
273 char *chipname; /* human readable chip ID string */
274} PCI_ID;
275
276/* IORB queue; since IORB queues are updated at interrupt time, the
277 * corresponding pointers (not the data they point to) need to be volatile.
278 */
279typedef struct {
280 IORBH _far *volatile root; /* root of request list */
281 IORBH _far *volatile tail; /* tail of request list */
282} IORB_QUEUE;
283
284/* port information structure */
285typedef struct {
286 IORB_QUEUE iorb_queue; /* IORB queue for this port */
287 unsigned dev_max : 4; /* maximum device number on this port (0-15) */
288 unsigned cmd_slot : 5; /* current command slot index (using round-
289 * robin indexes to prevent starvation) */
290
291 volatile u32 ncq_cmds; /* bitmap for NCQ commands issued */
292 volatile u32 reg_cmds; /* bitmap for regular commands issued */
293
294 struct {
295 unsigned allocated : 1; /* if != 0, device is allocated */
296 unsigned present : 1; /* if != 0, device is present */
297 unsigned lba48 : 1; /* if != 0, device supports 48-bit LBA */
298 unsigned atapi : 1; /* if != 0, this is an ATAPI device */
299 unsigned atapi_16 : 1; /* if != 0, device suports 16-byte cmds */
300 unsigned removable : 1; /* if != 0, device has removable media */
301 unsigned dev_type : 5; /* device type (UIB_TYPE_* in iorb.h) */
302 unsigned ncq_max : 5; /* maximum tag number for queued commands */
303 UNITINFO _far *unit_info; /* pointer to modified unit info */
304 } devs[15];
305} P_INFO;
306
307/* adapter information structure */
308typedef struct {
309 PCI_ID *pci; /* pointer to corresponding PCI ID */
310
311 unsigned port_max : 5; /* maximum port number (0-31) */
312 unsigned cmd_max : 5; /* maximum cmd slot number (0-31) */
313 unsigned port_scan_done : 1; /* if != 0, port scan already done */
314 unsigned busy : 1; /* if != 0, adapter is busy */
315
316 u32 port_map; /* bitmap of active ports */
317
318 /* initial adapter configuration from BIOS */
319 u32 bios_config[HOST_CAP2 / sizeof(u32) + 1];
320
321 u32 cap; /* working copy of CAP register */
322 u32 cap2; /* working copy of CAP2 register */
323 u32 flags; /* adapter flags */
324
325 HRESOURCE rm_adh; /* resource handle for adapter */
326 HRESOURCE rm_bars[6]; /* resource handle for MMIO and I/O BARs */
327 HRESOURCE rm_irq; /* resource handle for IRQ */
328
329 u8 bus; /* PCI bus number */
330 u8 dev_func; /* PCI device and function number */
331 u16 irq; /* interrupt number */
332
333 u32 mmio_phys; /* physical address of MMIO region */
334 u32 mmio_size; /* size of MMIO region */
335 u8 _far *mmio; /* pointer to this adapter's MMIO region */
336
337 u32 dma_buf_phys; /* physical address of DMA scratch buffer */
338 u8 _far *dma_buf[PORT_DMA_BUF_SEGS]; /* DMA scatch buffer */
339
340 P_INFO ports[AHCI_MAX_PORTS]; /* SATA ports on this adapter */
341} AD_INFO;
342
343/* ADD workspace in IORB (must not exceed 16 bytes) */
344typedef struct {
345 void (*ppfunc)(IORBH _far *iorb); /* post-processing function */
346 void *buf; /* response buffer (e.g. for identify cmds) */
347 ULONG timer; /* timer for timeout procesing */
348 USHORT blocks; /* number of blocks to be transferred */
349 unsigned processing : 1; /* IORB is being processd */
350 unsigned idempotent : 1; /* IORB is idempotent (can be retried) */
351 unsigned queued_hw : 1; /* IORB has been queued to hardware */
352 unsigned no_ncq : 1; /* must not use native command queuing */
353 unsigned is_ncq : 1; /* should use native command queueing */
354 unsigned complete : 1; /* IORB has completed processing */
355 unsigned unaligned : 1; /* unaligned S/G; need to use transfer buffer */
356 unsigned cmd_slot : 5; /* AHCI command slot for this IORB */
357} ADD_WORKSPACE;
358
359/* sg_memcpy() direction */
360typedef enum {
361 SG_TO_BUF, /* copy from S/G list to buffer */
362 BUF_TO_SG /* copy from buffer to S/G list */
363} SG_MEMCPY_DIRECTION;
364
365/* -------------------------- function prototypes -------------------------- */
366
367/* init.asm */
368extern u32 _cdecl readl (void _far *addr);
369extern u32 _cdecl writel (void _far *addr, u32 val);
370extern void _far * _cdecl memcpy (void _far *v_dst, void _far *v_src, int len);
371extern void _far * _cdecl memset (void _far *p, int ch, size_t len);
372extern void _cdecl _far restart_hook (void);
373extern void _cdecl _far reset_hook (void);
374extern void _cdecl _far engine_hook (void);
375
376/* os2ahci.c */
377extern USHORT init_drv (RPINITIN _far *req);
378extern USHORT gen_ioctl (RP_GENIOCTL _far *ioctl);
379extern USHORT char_dev_input (RP_RWV _far *rwrb);
380extern USHORT exit_drv (int func);
381extern void _cdecl _far _loadds add_entry (IORBH _far *iorb);
382extern void trigger_engine (void);
383extern int trigger_engine_1 (void);
384extern void send_iorb (IORBH _far *iorb);
385extern void iocc_configuration (IORBH _far *iorb);
386extern void iocc_device_control (IORBH _far *iorb);
387extern void iocc_unit_control (IORBH _far *iorb);
388extern void iocm_device_table (IORBH _far *iorb);
389extern void iocc_geometry (IORBH _far *iorb);
390extern void iocc_execute_io (IORBH _far *iorb);
391extern void iocc_unit_status (IORBH _far *iorb);
392extern void iocc_adapter_passthru (IORBH _far *iorb);
393extern void iorb_queue_add (IORB_QUEUE _far *queue, IORBH _far *iorb);
394extern int iorb_queue_del (IORB_QUEUE _far *queue, IORBH _far *iorb);
395extern void iorb_seterr (IORBH _far *iorb, USHORT error_code);
396extern void iorb_done (IORBH _far *iorb);
397extern void iorb_complete (IORBH _far *iorb);
398extern void iorb_requeue (IORBH _far *iorb);
399extern void aws_free (ADD_WORKSPACE _far *aws);
400extern void lock_adapter (AD_INFO *ai);
401extern void unlock_adapter (AD_INFO *ai);
402extern void _cdecl _far timeout_callback (ULONG timer_handle, ULONG p1, ULONG p2);
403extern void _cdecl _far reset_watchdog (ULONG timer_handle, ULONG p1, ULONG p2);
404
405/* ahci.c */
406extern int ahci_save_bios_config (AD_INFO *ai);
407extern int ahci_restore_bios_config (AD_INFO *ai);
408extern int ahci_restore_initial_config (AD_INFO *ai);
409extern AHCI_PORT_CFG *ahci_save_port_config (AD_INFO *ai, int p);
410extern void ahci_restore_port_config (AD_INFO *ai, int p,
411 AHCI_PORT_CFG *pc);
412extern int ahci_enable_ahci (AD_INFO *ai);
413extern int ahci_scan_ports (AD_INFO *ai);
414extern int ahci_complete_init (AD_INFO *ai);
415extern int ahci_reset_port (AD_INFO *ai, int p, int ei);
416extern int ahci_start_port (AD_INFO *ai, int p, int ei);
417extern void ahci_start_fis_rx (AD_INFO *ai, int p);
418extern void ahci_start_engine (AD_INFO *ai, int p);
419extern int ahci_stop_port (AD_INFO *ai, int p);
420extern int ahci_stop_fis_rx (AD_INFO *ai, int p);
421extern int ahci_stop_engine (AD_INFO *ai, int p);
422extern int ahci_port_busy (AD_INFO *ai, int p);
423extern void ahci_exec_iorb (IORBH _far *iorb, int ncq_capable,
424 int (*func)(IORBH _far *, int));
425extern void ahci_exec_polled_iorb (IORBH _far *iorb,
426 int (*func)(IORBH _far *, int),
427 ULONG timeout);
428extern int ahci_exec_polled_cmd (AD_INFO *ai, int p, int d,
429 int timeout, int cmd, ...);
430extern int ahci_set_dev_idle (AD_INFO *ai, int p, int d, int idle);
431extern int ahci_flush_cache (AD_INFO *ai, int p, int d);
432
433extern int ahci_intr (u16 irq);
434extern void ahci_port_intr (AD_INFO *ai, int p);
435extern void ahci_error_intr (AD_INFO *ai, int p, u32 irq_stat);
436
437extern void ahci_get_geometry (IORBH _far *iorb);
438extern void ahci_unit_ready (IORBH _far *iorb);
439extern void ahci_read (IORBH _far *iorb);
440extern void ahci_verify (IORBH _far *iorb);
441extern void ahci_write (IORBH _far *iorb);
442extern void ahci_execute_cdb (IORBH _far *iorb);
443extern void ahci_execute_ata (IORBH _far *iorb);
444
445/* libc.c */
446extern void init_libc (void);
447extern void init_com (void);
448extern int vsprintf (char _far *buf, const char *fmt, va_list va);
449extern int sprintf (char _far *buf, const char *fmt, ...);
450extern void vfprintf (const char *fmt, va_list va);
451extern void _cdecl printf (const char *fmt, ...);
452extern void cprintf (const char *fmt, ...);
453extern void phex (const void _far *p, int len, const char *fmt, ...);
454extern size_t strlen (const char _far *s);
455extern char _far *strcpy (char _far *dst, const char _far *src);
456extern int memcmp (void _far *p1, void _far *p2, size_t len);
457extern void sg_memcpy (SCATGATENTRY _far *sg_list, USHORT sg_cnt,
458 ULONG sg_off, void _far *buf, USHORT len,
459 SG_MEMCPY_DIRECTION dir);
460extern long strtol (const char _far *buf,
461 const char _far * _far *ep, int base);
462extern void *malloc (size_t len);
463extern void free (void *ptr);
464extern ULONG virt_to_phys (void _far *ptr);
465extern void mdelay_cal (void);
466extern void mdelay (u32 millies);
467extern void msleep (u32 millies);
468extern void panic (char *msg);
469extern int disable (void);
470extern void enable (void);
471
472/* trace.c */
473extern void trace_init (void);
474extern void trace_exit (void);
475extern void trace_write (u8 _far *s, int len);
476extern u16 trace_read (void _far *buf, u16 cb_buf);
477extern u16 trace_bytes_avail(void);
478extern u16 trace_char_dev(RP_RWV _far *rwrb);
479
480/* pci.c */
481extern int add_pci_id (u16 vendor, u16 device);
482extern void scan_pci_bus (void);
483extern int pci_enable_int (UCHAR bus, UCHAR dev_func);
484extern void pci_hack_virtualbox(void);
485extern char *vendor_from_id (u16 vendor);
486extern char *device_from_id (u16 device);
487
488/* ctxhook.c */
489extern void _cdecl restart_ctxhook (ULONG parm);
490extern void _cdecl reset_ctxhook (ULONG parm);
491extern void _cdecl engine_ctxhook (ULONG parm);
492
493/* apm.c */
494extern void apm_init (void);
495extern void apm_suspend (void);
496extern void apm_resume (void);
497
498/* ioctl.c */
499extern USHORT ioctl_get_devlist (RP_GENIOCTL _far *ioctl);
500extern USHORT ioctl_passthrough (RP_GENIOCTL _far *ioctl);
501
502
503/* ---------------------------- global variables --------------------------- */
504
505extern char _cdecl end_of_data; /* label at the end of all data segments */
506extern void _cdecl _near end_of_code(); /* label at the end of all code segments */
507
508extern int debug; /* if != 0, print debug messages to COM1 */
509extern int thorough_scan; /* if != 0, perform thorough PCI scan */
510extern int init_reset; /* if != 0, reset ports during init */
511extern int verbosity; /* if != 0, show some info during boot */
512
513extern HDRIVER rm_drvh; /* resource manager driver handle */
514extern USHORT add_handle; /* adapter device driver handle */
515extern UCHAR timer_pool[]; /* timer pool */
516
517extern PCI_ID pci_ids[]; /* SATA adapter PCI IDs */
518extern ULONG drv_lock; /* driver-level spinlock */
519extern ULONG com_lock; /* debug log spinlock */
520extern IORB_QUEUE driver_queue; /* driver-level IORB queue */
521extern AD_INFO ad_infos[]; /* adapter information list */
522extern int ad_info_cnt; /* number of entries in ad_infos[] */
523extern u16 ad_ignore; /* bitmap with adapters to be ignored */
524extern int init_complete; /* if != 0, initialization has completed */
525
526extern u16 com_base; /* debug COM port base address */
527
528/* port restart context hook and input data */
529extern ULONG restart_ctxhook_h;
530extern volatile u32 ports_to_restart[MAX_AD];
531
532/* port reset context hook and input data */
533extern ULONG reset_ctxhook_h;
534extern ULONG th_reset_watchdog;
535extern volatile u32 ports_to_reset[MAX_AD];
536extern IORB_QUEUE abort_queue;
537
538/* trigger engine context hook and input data */
539extern ULONG engine_ctxhook_h;
540
541/* apapter/port-specific options saved when parsing the command line */
542extern u8 emulate_scsi[MAX_AD][AHCI_MAX_PORTS];
543extern u8 enable_ncq[MAX_AD][AHCI_MAX_PORTS];
544extern u8 link_speed[MAX_AD][AHCI_MAX_PORTS];
545extern u8 link_power[MAX_AD][AHCI_MAX_PORTS];
546extern u8 track_size[MAX_AD][AHCI_MAX_PORTS];
547
Note: See TracBrowser for help on using the repository browser.