source: trunk/src/os2ahci/ahci.c@ 148

Last change on this file since 148 was 148, checked in by David Azarewicz, 12 years ago

Fix spin-up / power-up issue on some hardware
Changes to debug output
Fixup makefiles

File size: 64.8 KB
Line 
1/******************************************************************************
2 * ahci.c - ahci hardware access functions
3 *
4 * Copyright (c) 2011 thi.guten Software Development
5 * Copyright (c) 2011 Mensys B.V.
6 *
7 * Authors: Christian Mueller, Markus Thielen
8 *
9 * Parts copied from/inspired by the Linux AHCI driver;
10 * those parts are (c) Linux AHCI/ATA maintainers
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 */
26
27#include "os2ahci.h"
28#include "ata.h"
29#include "atapi.h"
30
31/* -------------------------- macros and constants ------------------------- */
32
33/* produce ata/atapi function pointer with the given func name */
34#define cmd_func(iorb, func) ad_infos[iorb_unit_adapter(iorb)]. \
35 ports[iorb_unit_port(iorb)]. \
36 devs[iorb_unit_device(iorb)].atapi \
37 ? atapi_##func : ata_##func
38
39
40/* ------------------------ typedefs and structures ------------------------ */
41
42/* -------------------------- function prototypes -------------------------- */
43
44static void ahci_setup_device (AD_INFO *ai, int p, int d, u16 *id_buf);
45
46/* ------------------------ global/static variables ------------------------ */
47
48/* Initial driver status flags indexed by the board_* constants in os2ahci.h
49 *
50 * NOTE: The Linux AHCI driver uses a combination of board-specific quirk
51 * flags and overriding certain libata service functions to handle
52 * adapter flaws. However, there were only three overrides at the time
53 * os2ahci was written, one for hard adapter resets and two for port
54 * resets, and we can easily implement those within the corresponding
55 * reset handlers. If this becomes more complex, this array of flags
56 * should be converted into a structure array which contains function
57 * pointers to all handler functions which may need to be overridden.
58 */
59u16 initial_flags[] = {
60 0, /* board_ahci */
61 AHCI_HFLAG_NO_NCQ | /* board_ahci_vt8251 */
62 AHCI_HFLAG_NO_PMP,
63 AHCI_HFLAG_IGN_IRQ_IF_ERR, /* board_ahci_ign_iferr */
64 AHCI_HFLAG_IGN_SERR_INTERNAL | /* board_ahci_sb600 */
65 AHCI_HFLAG_NO_MSI |
66 AHCI_HFLAG_SECT255 |
67 AHCI_HFLAG_32BIT_ONLY,
68 AHCI_HFLAG_NO_NCQ | /* board_ahci_mv */
69 AHCI_HFLAG_NO_MSI |
70 AHCI_HFLAG_MV_PATA |
71 AHCI_HFLAG_NO_PMP,
72 AHCI_HFLAG_IGN_SERR_INTERNAL, /* board_ahci_sb700 */
73 AHCI_HFLAG_YES_NCQ, /* board_ahci_mcp65 */
74 AHCI_HFLAG_NO_PMP, /* board_ahci_nopmp */
75 AHCI_HFLAG_YES_NCQ, /* board_ahci_yesncq */
76 AHCI_HFLAG_NO_SNTF, /* board_ahci_nosntf */
77};
78
79/* IRQ levels for stub interrupt handlers. OS/2 calls interrupt handlers
80 * without passing the IRQ level, yet it expects the interrupt handler to
81 * know the IRQ level for EOI processing. Thus we need multiple interrupt
82 * handlers, one for each IRQ, and some mapping from the interrupt handler
83 * index to the corresponding IRQ.
84 */
85static u16 irq_map[MAX_AD]; /* IRQ level for each stub IRQ func */
86static int irq_map_cnt; /* number of IRQ stub funcs used */
87
88/* ----------------------------- start of code ----------------------------- */
89
90/******************************************************************************
91 * Interrupt handlers. Those are stubs which call the real interrupt handler
92 * with the IRQ level as parameter. This mapping is required because OS/2
93 * calls interrupt handlers without any parameters, yet expects them to know
94 * which IRQ level to complete when calling DevHelp_EOI().
95 *
96 * This array of functions needs to be extended when increasing MAX_AD.
97 */
98#if MAX_AD > 8
99#error must extend irq_handler_xx and irq_handlers[] when increasing MAX_AD
100#endif
101
102/* Macro to call AHCI interrupt handler and set/clear carry flag accordingly.
103 * We need to set the carry flag if the interrupt was not handled. This is
104 * done by shifting the return value of ahci_intr() to the right, implying
105 * bit 0 will be set when the interrupt was not handled.
106 */
107#define call_ahci_intr(i) return(ahci_intr(irq_map[i]) >> 1)
108
109static USHORT _cdecl _far irq_handler_00(void) { call_ahci_intr(0); }
110static USHORT _cdecl _far irq_handler_01(void) { call_ahci_intr(1); }
111static USHORT _cdecl _far irq_handler_02(void) { call_ahci_intr(2); }
112static USHORT _cdecl _far irq_handler_03(void) { call_ahci_intr(3); }
113static USHORT _cdecl _far irq_handler_04(void) { call_ahci_intr(4); }
114static USHORT _cdecl _far irq_handler_05(void) { call_ahci_intr(5); }
115static USHORT _cdecl _far irq_handler_06(void) { call_ahci_intr(6); }
116static USHORT _cdecl _far irq_handler_07(void) { call_ahci_intr(7); }
117
118PFN irq_handlers[] = {
119 (PFN) irq_handler_00, (PFN) irq_handler_01, (PFN) irq_handler_02,
120 (PFN) irq_handler_03, (PFN) irq_handler_04, (PFN) irq_handler_05,
121 (PFN) irq_handler_06, (PFN) irq_handler_07
122};
123
124/******************************************************************************
125 * Save BIOS configuration of AHCI adapter. As a side effect, this also saves
126 * generic configuration information which we may have to restore after an
127 * adapter reset.
128 *
129 * NOTE: This function also saves working copies of the CAP and CAP2 registers
130 * as well as the initial port map in the AD_INFO structure after
131 * removing features which are known to cause trouble on this specific
132 * piece of hardware.
133 */
134int ahci_save_bios_config(AD_INFO *ai)
135{
136 int ports;
137 int i;
138
139 /* save BIOS configuration */
140 for (i = 0; i < HOST_CAP2; i += sizeof(u32)) {
141 ai->bios_config[i / sizeof(u32)] = readl(ai->mmio + i);
142 }
143
144 ddprintf("ahci_save_bios_config: BIOS AHCI mode is %d\n", ai->bios_config[HOST_CTL / sizeof(u32)] & HOST_AHCI_EN);
145
146 if ((ai->bios_config[HOST_CTL / sizeof(u32)] & HOST_AHCI_EN) == 0 &&
147 ai->pci->vendor == PCI_VENDOR_ID_INTEL) {
148 /* Adapter is not in AHCI mode and the spec says a COMRESET is
149 * required when switching from SATA to AHCI mode and vice versa.
150 */
151 init_reset = 1;
152 }
153
154 /* HOST_CAP2 only exists for AHCI V1.2 and later */
155 if (ai->bios_config[HOST_VERSION / sizeof(u32)] >= 0x00010200L) {
156 ai->bios_config[HOST_CAP2 / sizeof(u32)] = readl(ai->mmio + HOST_CAP2);
157 } else {
158 ai->bios_config[HOST_CAP2 / sizeof(u32)] = 0;
159 }
160
161 /* print AHCI register debug information */
162 if (debug) {
163 printf("AHCI global controller registers:\n");
164 for (i = 0; i <= HOST_CAP2 / sizeof(u32); i++) {
165 u32 val = ai->bios_config[i];
166 printf(" %02x: %08lx", i, val);
167
168 if (i == HOST_CAP) {
169 printf_nts(" -");
170 if (val & HOST_CAP_64) printf_nts(" 64bit");
171 if (val & HOST_CAP_NCQ) printf_nts(" ncq");
172 if (val & HOST_CAP_SNTF) printf_nts(" sntf");
173 if (val & HOST_CAP_MPS) printf_nts(" mps");
174 if (val & HOST_CAP_SSS) printf_nts(" sss");
175 if (val & HOST_CAP_ALPM) printf_nts(" alpm");
176 if (val & HOST_CAP_LED) printf_nts(" led");
177 if (val & HOST_CAP_CLO) printf_nts(" clo");
178 if (val & HOST_CAP_ONLY) printf_nts(" ahci_only");
179 if (val & HOST_CAP_PMP) printf_nts(" pmp");
180 if (val & HOST_CAP_FBS) printf_nts(" fbs");
181 if (val & HOST_CAP_PIO_MULTI) printf_nts(" pio_multi");
182 if (val & HOST_CAP_SSC) printf_nts(" ssc");
183 if (val & HOST_CAP_PART) printf_nts(" part");
184 if (val & HOST_CAP_CCC) printf_nts(" ccc");
185 if (val & HOST_CAP_EMS) printf_nts(" ems");
186 if (val & HOST_CAP_SXS) printf_nts(" sxs");
187 printf_nts(" cmd_slots:%d", (u16) ((val >> 8) & 0x1f) + 1);
188 printf_nts(" ports:%d", (u16) (val & 0x1f) + 1);
189
190 } else if (i == HOST_CTL) {
191 printf_nts(" -");
192 if (val & HOST_AHCI_EN) printf_nts(" ahci_enabled");
193 if (val & HOST_IRQ_EN) printf_nts(" irq_enabled");
194 if (val & HOST_RESET) printf_nts(" resetting");
195
196 } else if (i == HOST_CAP2) {
197 printf_nts(" -");
198 if (val & HOST_CAP2_BOH) printf_nts(" boh");
199 if (val & HOST_CAP2_NVMHCI) printf_nts(" nvmhci");
200 if (val & HOST_CAP2_APST) printf_nts(" apst");
201 }
202 printf_nts("\n");
203 }
204 }
205
206 /* Save working copies of CAP, CAP2 and port_map and remove broken feature
207 * bits. This is largely copied from the Linux AHCI driver -- the wisdom
208 * around quirks and faulty hardware is hard to come by...
209 */
210 ai->cap = ai->bios_config[HOST_CAP / sizeof(u32)];
211 ai->cap2 = ai->bios_config[HOST_CAP2 / sizeof(u32)];
212 ai->port_map = ai->bios_config[HOST_PORTS_IMPL / sizeof(u32)];
213
214 if (ai->pci->board >= sizeof(initial_flags) / sizeof(*initial_flags)) {
215 dprintf("error: invalid board index in PCI info\n");
216 return(-1);
217 }
218 ai->flags = initial_flags[ai->pci->board];
219
220 if ((ai->cap & HOST_CAP_64) && (ai->flags & AHCI_HFLAG_32BIT_ONLY)) {
221 /* disable 64-bit support for faulty controllers; OS/2 can't do 64 bits at
222 * this point, of course, but who knows where all this will be in a few
223 * years...
224 */
225 ai->cap &= ~HOST_CAP_64;
226 }
227
228 if ((ai->cap & HOST_CAP_NCQ) && (ai->flags & AHCI_HFLAG_NO_NCQ)) {
229 dprintf("controller can't do NCQ, turning off CAP_NCQ\n");
230 ai->cap &= ~HOST_CAP_NCQ;
231 }
232
233 if (!(ai->cap & HOST_CAP_NCQ) && (ai->flags & AHCI_HFLAG_YES_NCQ)) {
234 dprintf("controller can do NCQ, turning on CAP_NCQ\n");
235 ai->cap |= HOST_CAP_NCQ;
236 }
237
238 if ((ai->cap & HOST_CAP_PMP) && (ai->flags & AHCI_HFLAG_NO_PMP)) {
239 dprintf("controller can't do PMP, turning off CAP_PMP\n");
240 ai->cap |= HOST_CAP_PMP;
241 }
242
243 if ((ai->cap & HOST_CAP_SNTF) && (ai->flags & AHCI_HFLAG_NO_SNTF)) {
244 dprintf("controller can't do SNTF, turning off CAP_SNTF\n");
245 ai->cap &= ~HOST_CAP_SNTF;
246 }
247
248 if (ai->pci->vendor == PCI_VENDOR_ID_JMICRON &&
249 ai->pci->device == 0x2361 && ai->port_map != 1) {
250 dprintf("JMB361 has only one port, port_map 0x%lx -> 0x%lx\n", ai->port_map, 1);
251 ai->port_map = 1;
252 }
253
254 /* Correlate port map to number of ports reported in HOST_CAP
255 *
256 * NOTE: Port map and number of ports handling differs a bit from the
257 * Linux AHCI driver because we're storing both in AI_INFO. As in the
258 * Linux driver, the port map is the main driver for port scanning but
259 * we're also saving a maximum port number in AI_INFO to reduce the
260 * number of IORB queues to look at in trigger_engine(). This is done
261 * in ahci_scan_ports().
262 */
263 ports = (ai->cap & 0x1f) + 1;
264 for (i = 0; i < AHCI_MAX_PORTS; i++) {
265 if (ai->port_map & (1UL << i)) {
266 ports--;
267 }
268 }
269 if (ports < 0) {
270 /* more ports in port_map than in HOST_CAP & 0x1f */
271 ports = (ai->cap & 0x1f) + 1;
272 dprintf("implemented port map (0x%lx) contains more "
273 "ports than nr_ports (%d), using nr_ports\n",
274 ai->port_map, ports);
275 ai->port_map = (1UL << ports) - 1UL;
276 }
277
278 /* set maximum command slot number */
279 ai->cmd_max = (u16) ((ai->cap >> 8) & 0x1f);
280
281 return(0);
282}
283
284/******************************************************************************
285 * Restore BIOS configuration of AHCI adapter. This is needed after scanning
286 * for devices because we still need the BIOS until the initial boot sequence
287 * has completed.
288 */
289int ahci_restore_bios_config(AD_INFO *ai)
290{
291 ddprintf("ahci_restore_bios_config: restoring AHCI BIOS configuration on adapter %d\n", ad_no(ai));
292
293 /* Restore saved BIOS configuration; please note that HOST_CTL is restored
294 * last because it may cause AHCI mode to be turned off again.
295 */
296 writel(ai->mmio + HOST_CCC, ai->bios_config[HOST_CCC / sizeof(u32)]);
297 writel(ai->mmio + HOST_CCC_PORTS, ai->bios_config[HOST_CCC_PORTS / sizeof(u32)]);
298 writel(ai->mmio + HOST_EM_CTL, ai->bios_config[HOST_EM_CTL / sizeof(u32)]);
299 writel(ai->mmio + HOST_CTL, ai->bios_config[HOST_CTL / sizeof(u32)]);
300
301 /* flush PCI MMIO delayed write buffers */
302 readl(ai->mmio + HOST_CTL);
303
304 if ((ai->bios_config[HOST_CTL / sizeof(u32)] & HOST_AHCI_EN) == 0 &&
305 ai->pci->vendor == PCI_VENDOR_ID_INTEL) {
306
307 /* This BIOS apparently accesses the controller via SATA registers and
308 * the AHCI spec says that we should issue a COMRESET on each port after
309 * disabling AHCI mode to allow the SATA controller to re-recognize attached
310 * devices. How to do this depends on the controller, of course, but so
311 * far I've only seen Dell notebook BIOSs with Intel chipsets to behave
312 * like this; all other BIOS implementations I've seen so far seem to take
313 * AHCI mode literally and operate the controller in AHCI mode from the
314 * beginning.
315 *
316 * We'll use a feature on Intel ICH7/8 controllers which provides MMIO
317 * mappings for the AHCI SCR registers even when not in AHCI mode.
318 */
319 int p;
320
321 for (p = 0; p < AHCI_MAX_PORTS; p++) {
322 if (ai->port_map & (1UL << p)) {
323 u8 _far *port_mmio = port_base(ai, p);
324 u32 tmp;
325
326 tmp = readl(port_mmio + PORT_SCR_CTL) & ~0x0000000fUL;
327 writel(port_mmio + PORT_SCR_CTL, tmp | 1);
328 readl(port_mmio + PORT_SCR_CTL); /* flush */
329
330 /* spec says "leave reset bit on for at least 1ms"; make it 2ms */
331 mdelay(2);
332
333 writel(port_mmio + PORT_SCR_CTL, tmp);
334 readl(port_mmio + PORT_SCR_CTL); /* flush */
335 }
336 }
337
338 /* Wait some time to give the COMRESET a chance to complete (usually, at
339 * least hard disks complete the reset within a few milliseonds)
340 */
341 mdelay(20);
342 }
343
344 return(0);
345}
346
347/******************************************************************************
348 * Restore initial configuration (e.g. after an adapter reset). This relies
349 * on information saved by 'ahci_save_bios_config()'.
350 */
351int ahci_restore_initial_config(AD_INFO *ai)
352{
353 ddprintf("ahci_restore_initial_config: restoring initial configuration on adapter %d\n", ad_no(ai));
354
355 /* restore saved BIOS configuration */
356 writel(ai->mmio + HOST_CCC, ai->bios_config[HOST_CCC / sizeof(u32)]);
357 writel(ai->mmio + HOST_CCC_PORTS, ai->bios_config[HOST_CCC_PORTS / sizeof(u32)]);
358 writel(ai->mmio + HOST_EM_CTL, ai->bios_config[HOST_EM_CTL / sizeof(u32)]);
359 writel(ai->mmio + HOST_CTL, ai->bios_config[HOST_CTL / sizeof(u32)]);
360
361 /* flush PCI MMIO delayed write buffers */
362 readl(ai->mmio + HOST_CTL);
363
364 /* (re-)enable AHCI mode */
365 ahci_enable_ahci(ai);
366
367 return(0);
368}
369
370/******************************************************************************
371 * Save port configuration. This is primarily used to save the BIOS port
372 * configuration (command list and FIS buffers and the IRQ mask).
373 *
374 * The port configuration returned by this function is dynamically allocated
375 * and automatically freed when calling ahci_restore_port_config().
376 */
377AHCI_PORT_CFG *ahci_save_port_config(AD_INFO *ai, int p)
378{
379 AHCI_PORT_CFG *pc;
380 u8 _far *port_mmio = port_base(ai, p);
381
382 if ((pc = malloc(sizeof(*pc))) == NULL) {
383 return(NULL);
384 }
385
386 pc->cmd_list = readl(port_mmio + PORT_LST_ADDR);
387 pc->cmd_list_h = readl(port_mmio + PORT_LST_ADDR_HI);
388 pc->fis_rx = readl(port_mmio + PORT_FIS_ADDR);
389 pc->fis_rx_h = readl(port_mmio + PORT_FIS_ADDR_HI);
390 pc->irq_mask = readl(port_mmio + PORT_IRQ_MASK);
391 pc->port_cmd = readl(port_mmio + PORT_CMD);
392
393 return(pc);
394}
395
396/******************************************************************************
397 * Restore port configuration. This is primarily used to restore the BIOS port
398 * configuration (command list and FIS buffers and the IRQ mask).
399 *
400 * The port configuration is automatically freed.
401 */
402void ahci_restore_port_config(AD_INFO *ai, int p, AHCI_PORT_CFG *pc)
403{
404 u8 _far *port_mmio = port_base(ai, p);
405
406 /* stop the port, first */
407 ahci_stop_port(ai, p);
408
409 if (ai->bios_config[HOST_CTL / sizeof(u32)] & HOST_AHCI_EN) {
410 /* BIOS uses AHCI, too, so we need to restore the port settings;
411 * restoring PORT_CMD may well start the port again but that's what
412 * this function is all about.
413 */
414 writel(port_mmio + PORT_LST_ADDR, pc->cmd_list);
415 writel(port_mmio + PORT_LST_ADDR_HI, pc->cmd_list_h);
416 writel(port_mmio + PORT_FIS_ADDR, pc->fis_rx);
417 writel(port_mmio + PORT_FIS_ADDR_HI, pc->fis_rx_h);
418 writel(port_mmio + PORT_IRQ_MASK, pc->irq_mask);
419 writel(port_mmio + PORT_CMD, pc->port_cmd);
420
421 readl(port_base(ai, p) + PORT_IRQ_MASK); /* flush */
422 }
423
424 free(pc);
425}
426
427/******************************************************************************
428 * Enable AHCI mode on this controller.
429 */
430int ahci_enable_ahci(AD_INFO *ai)
431{
432 u32 ctl = readl(ai->mmio + HOST_CTL);
433 int i;
434
435 if (ctl & HOST_AHCI_EN) {
436 /* AHCI mode already enabled */
437 return(0);
438 }
439
440 /* some controllers need AHCI_EN to be written multiple times */
441 for (i = 0; i < 5; i++) {
442 ctl |= HOST_AHCI_EN;
443 writel(ai->mmio + HOST_CTL, ctl);
444 ctl = readl(ai->mmio + HOST_CTL); /* flush && sanity check */
445 if (ctl & HOST_AHCI_EN) {
446 return(0);
447 }
448 mdelay(10);
449 }
450
451 /* couldn't enable AHCI mode */
452 dprintf("failed to enable AHCI mode on adapter %d\n", ad_no(ai));
453 return(1);
454}
455
456int ahci_reset_controller(AD_INFO *ai)
457{
458 u32 tmp;
459 int timeout = 1000;
460
461 dprintf("controller reset starting on adapter %d\n", ad_no(ai));
462 /* we must be in AHCI mode, before using anything
463 * AHCI-specific, such as HOST_RESET.
464 */
465 ahci_enable_ahci(ai);
466
467 /* global controller reset */
468 tmp = readl(ai->mmio + HOST_CTL);
469 if ((tmp & HOST_RESET) == 0) {
470 writel(ai->mmio + HOST_CTL, tmp | HOST_RESET);
471 readl(ai->mmio + HOST_CTL); /* flush */
472 }
473
474 /*
475 * to perform host reset, OS should set HOST_RESET
476 * and poll until this bit is read to be "0".
477 * reset must complete within 1 second, or
478 * the hardware should be considered fried.
479 */
480 while (((tmp = readl(ai->mmio + HOST_CTL)) & HOST_RESET) == HOST_RESET) {
481 mdelay(10);
482 timeout -= 10;
483 if (timeout <= 0) {
484 dprintf("controller reset failed (0x%lx)\n", tmp);
485 return(-1);
486 }
487 }
488
489 /* turn on AHCI mode */
490 ahci_enable_ahci(ai);
491
492 /* Some registers might be cleared on reset. Restore
493 * initial values.
494 */
495 ahci_restore_initial_config(ai);
496
497 if (ai->pci->vendor == PCI_VENDOR_ID_INTEL) {
498 u32 tmp16 = 0;
499
500 ddprintf("ahci_reset_controller: intel detected\n");
501 /* configure PCS */
502 pci_read_conf(ai->bus, ai->dev_func, 0x92, sizeof(u16), &tmp16);
503 if ((tmp16 & ai->port_map) != ai->port_map) {
504 ddprintf("ahci_reset_controller: updating PCS %x/%x\n", (u16)tmp16, ai->port_map);
505 tmp16 |= ai->port_map;
506 pci_write_conf(ai->bus, ai->dev_func, 0x92, sizeof(u16), tmp16);
507 }
508 }
509
510 return 0;
511}
512
513/******************************************************************************
514 * Scan all ports for connected devices and fill in the corresponding device
515 * information.
516 *
517 * NOTES:
518 *
519 * - The adapter is temporarily configured for os2ahci but the original BIOS
520 * configuration will be restored when done. This happens only until we
521 * have received the IOCC_COMPLETE_INIT command.
522 *
523 * - Subsequent calls are currently not planned but may be required for
524 * suspend/resume handling, hot swap functionality, etc.
525 *
526 * - This function is expected to be called with the spinlock released but
527 * the corresponding adapter's busy flag set. It will aquire the spinlock
528 * temporarily to allocate/free memory for the ATA identify buffer.
529 */
530int ahci_scan_ports(AD_INFO *ai)
531{
532 AHCI_PORT_CFG *pc = NULL;
533 u16 *id_buf;
534 int is_ata;
535 int rc;
536 int p;
537 int i;
538
539 if ((id_buf = malloc(ATA_ID_WORDS * sizeof(u16))) == NULL) {
540 return(-1);
541 }
542
543 if (ai->bios_config[0] == 0) {
544 /* first call */
545 ahci_save_bios_config(ai);
546 }
547
548 ahci_reset_controller(ai);
549
550 if (ahci_enable_ahci(ai)) {
551 goto exit_port_scan;
552 }
553
554 /* perform port scan */
555 dprintf("ahci_scan_ports: scanning ports on adapter %d\n", ad_no(ai));
556 for (p = 0; p < AHCI_MAX_PORTS; p++) {
557 if (ai->port_map & (1UL << p)) {
558
559 dprintf("ahci_scan_ports: Wait till not busy on port %d\n", p);
560 /* wait until all active commands have completed on this port */
561 while (ahci_port_busy(ai, p)) {
562 msleep(250);
563 }
564
565 if (!init_complete) {
566 if ((pc = ahci_save_port_config(ai, p)) == NULL) {
567 goto exit_port_scan;
568 }
569 }
570
571 /* start/reset port; if no device is attached, this is expected to fail */
572 if (init_reset) {
573 rc = ahci_reset_port(ai, p, 0);
574 } else {
575 ddprintf("ahci_scan_ports: (re)starting port %d\n", p);
576 ahci_stop_port(ai, p);
577 rc = ahci_start_port(ai, p, 0);
578 }
579 if (rc) {
580 /* no device attached to this port */
581 ai->port_map &= ~(1UL << p);
582 goto restore_port_config;
583 }
584
585 /* this port seems to have a device attached and ready for commands */
586 ddprintf("ahci_scan_ports: port %d seems to be attached to a device; probing...\n", p);
587
588 /* Get ATA(PI) identity. The so-called signature gives us a hint whether
589 * this is an ATA or an ATAPI device but we'll try both in either case;
590 * the signature will merely determine whether we're going to probe for
591 * an ATA or ATAPI device, first, in order to reduce the chance of sending
592 * the wrong command (which would result in a port reset given the way
593 * ahci_exec_polled_cmd() was implemented).
594 */
595 is_ata = readl(port_base(ai, p) + PORT_SIG) == 0x00000101UL;
596 for (i = 0; i < 2; i++) {
597 rc = ahci_exec_polled_cmd(ai, p, 0, 500,
598 (is_ata) ? ATA_CMD_ID_ATA : ATA_CMD_ID_ATAPI,
599 AP_VADDR, (void _far *) id_buf, 512,
600 AP_END);
601 if (rc == 0) {
602 break;
603 }
604
605 /* try again with ATA/ATAPI swapped */
606 is_ata = !is_ata;
607 }
608
609 if (rc == 0) {
610 /* we have a valid IDENTIFY or IDENTIFY_PACKET response */
611 ddphex(id_buf, 512, "ATA_IDENTIFY%s results:\n", (is_ata) ? "" : "_PACKET");
612 ahci_setup_device(ai, p, 0, id_buf);
613 } else {
614 /* no device attached to this port */
615 ai->port_map &= ~(1UL << p);
616 }
617
618 restore_port_config:
619 if (pc != NULL) {
620 ahci_restore_port_config(ai, p, pc);
621 }
622 }
623 }
624
625exit_port_scan:
626 if (!init_complete) {
627 ahci_restore_bios_config(ai);
628 }
629 free(id_buf);
630 return(0);
631}
632
633/******************************************************************************
634 * Complete initialization of adapter. This includes restarting all active
635 * ports and initializing interrupt processing. This is called when receiving
636 * the IOCM_COMPLETE_INIT request.
637 */
638int ahci_complete_init(AD_INFO *ai)
639{
640 int rc;
641 int p;
642 int i;
643
644 dprintf("ahci_complete_init: completing initialization of adapter #%d\n", ad_no(ai));
645
646 /* register IRQ handlers; each IRQ level is registered only once */
647 for (i = 0; i < irq_map_cnt; i++) {
648 if (irq_map[i] == ai->irq) {
649 /* we already have this IRQ registered */
650 break;
651 }
652 }
653 if (i >= irq_map_cnt) {
654 dprintf("registering interrupt #%d\n", ai->irq);
655 if (DevHelp_SetIRQ(mk_NPFN(irq_handlers[irq_map_cnt]), ai->irq, 1) != 0) {
656 dprintf("failed to register shared interrupt\n");
657 if (DevHelp_SetIRQ(mk_NPFN(irq_handlers[irq_map_cnt]), ai->irq, 0) != 0) {
658 dprintf("failed to register exclusive interrupt\n");
659 return(-1);
660 }
661 }
662 irq_map[irq_map_cnt++] = ai->irq;
663 }
664
665 /* enable AHCI mode */
666 if ((rc = ahci_enable_ahci(ai)) != 0) {
667 return(rc);
668 }
669
670 /* Start all ports. The main purpose is to set the command list and FIS
671 * receive area addresses properly and to enable port-level interrupts; we
672 * don't really care about the return status because we'll find out soon
673 * enough if a previously detected device has problems.
674 */
675 for (p = 0; p < AHCI_MAX_PORTS; p++) {
676 if (ai->port_map & (1UL << p)) {
677 if (init_reset) {
678 dprintf("ahci_complete_init: resetting port %d\n", p);
679 ahci_reset_port(ai, p, 1);
680 } else {
681 dprintf("ahci_complete_init: restarting port #%d\n", p);
682 ahci_stop_port(ai, p);
683 ahci_start_port(ai, p, 1);
684 }
685 }
686 }
687
688 /* clear pending interrupt status */
689 writel(ai->mmio + HOST_IRQ_STAT, readl(ai->mmio + HOST_IRQ_STAT));
690 readl(ai->mmio + HOST_IRQ_STAT); /* flush */
691
692 /* enable adapter-level interrupts */
693 writel(ai->mmio + HOST_CTL, HOST_IRQ_EN);
694 readl(ai->mmio + HOST_CTL); /* flush */
695
696 /* enable interrupts on PCI-level (PCI 2.3 added a feature to disable INTs) */
697 /* pci_enable_int(ai->bus, ai->dev_func); */
698
699 return(0);
700}
701
702/******************************************************************************
703 * Reset specified port. This function is typically called during adapter
704 * initialization and first gets the port into a defined status, then resets
705 * the port by sending a COMRESET signal.
706 *
707 * This function is also the location of the link speed initialization (link
708 * needs to be restablished after changing link speed, anyway).
709 *
710 * NOTE: This function uses a busy loop to wait for DMA engines to stop and
711 * the COMRESET to complete. It should only be called at task time
712 * during initialization or in a context hook.
713 */
714int ahci_reset_port(AD_INFO *ai, int p, int ei)
715{
716 u8 _far *port_mmio = port_base(ai, p);
717 u32 tmp;
718 int timeout;
719
720 dprintf("ahci_reset_port: resetting port %d.%d\n", ad_no(ai), p);
721 if (debug > 1) {
722 printf(" PORT_CMD = 0x%lx\n", readl(port_mmio + PORT_CMD));
723 printf("ahci_reset_port: command engine status:\n");
724 printf(" PORT_SCR_ACT = 0x%lx\n", readl(port_mmio + PORT_SCR_ACT));
725 printf(" PORT_CMD_ISSUE = 0x%lx\n", readl(port_mmio + PORT_CMD_ISSUE));
726 printf("link/device status:\n");
727 printf(" PORT_SCR_STAT = 0x%lx\n", readl(port_mmio + PORT_SCR_STAT));
728 printf(" PORT_SCR_CTL = 0x%lx\n", readl(port_mmio + PORT_SCR_CTL));
729 printf(" PORT_SCR_ERR = 0x%lx\n", readl(port_mmio + PORT_SCR_ERR));
730 printf(" PORT_TFDATA = 0x%lx\n", readl(port_mmio + PORT_TFDATA));
731 printf("interrupt status:\n");
732 printf(" PORT_IRQ_STAT = 0x%lx\n", readl(port_mmio + PORT_IRQ_STAT));
733 printf(" PORT_IRQ_MASK = 0x%lx\n", readl(port_mmio + PORT_IRQ_MASK));
734 printf(" HOST_IRQ_STAT = 0x%lx\n", readl(ai->mmio + HOST_IRQ_STAT));
735 }
736
737 /* stop port engines (we don't care whether there is an error doing so) */
738 ahci_stop_port(ai, p);
739
740 /* clear SError */
741 tmp = readl(port_mmio + PORT_SCR_ERR);
742 writel(port_mmio + PORT_SCR_ERR, tmp);
743
744 /* power up and spin up the drive if necessary */
745 if (((tmp = readl(port_mmio + PORT_CMD)) & (PORT_CMD_SPIN_UP|PORT_CMD_POWER_ON)) != (PORT_CMD_SPIN_UP|PORT_CMD_POWER_ON)) {
746 writel(port_mmio + PORT_CMD, tmp | PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON);
747 }
748
749 /* set link speed and power management options */
750 ddprintf("ahci_reset_port: setting link speed and power management options\n");
751 tmp = readl(port_mmio + PORT_SCR_CTL) & ~0x00000fffUL; //DAZ
752 tmp |= ((u32) link_speed[ad_no(ai)][p] & 0x0f) << 4;
753 tmp |= ((u32) link_power[ad_no(ai)][p] & 0x0f) << 8;
754 //DAZ writel(port_mmio + PORT_SCR_CTL, tmp);
755
756 /* issue COMRESET on the port */
757 ddprintf("ahci_reset_port: issuing COMRESET on port %d\n", p);
758 //DAZ tmp = readl(port_mmio + PORT_SCR_CTL) & ~0x0000000fUL;
759 writel(port_mmio + PORT_SCR_CTL, tmp | 1);
760 readl(port_mmio + PORT_SCR_CTL); /* flush */
761
762 /* spec says "leave reset bit on for at least 1ms"; make it 2ms */
763 mdelay(2);
764
765 writel(port_mmio + PORT_SCR_CTL, tmp);
766 readl(port_mmio + PORT_SCR_CTL); /* flush */
767
768 /* wait for communication to be re-established after port reset */
769 timeout = 5000;
770 while (((tmp = readl(port_mmio + PORT_SCR_STAT)) & 3) != 3) {
771 mdelay(10);
772 timeout -= 10;
773 if (timeout <= 0) {
774 dprintf("no device present after resetting port #%d "
775 "(PORT_SCR_STAT = 0x%lx)\n", p, tmp);
776 return(-1);
777 }
778 }
779
780 /* clear SError again (recommended by AHCI spec) */
781 tmp = readl(port_mmio + PORT_SCR_ERR);
782 writel(port_mmio + PORT_SCR_ERR, tmp);
783
784 /* start port so we can receive the COMRESET FIS */
785 ddprintf("ahci_reset_port: starting port %d again\n", p);
786 ahci_start_port(ai, p, ei);
787
788 /* wait for device to be ready ((PxTFD & (BSY | DRQ | ERR)) == 0) */
789 timeout = 5000;
790 while (((tmp = readl(port_mmio + PORT_TFDATA)) & 0x89) != 0) {
791 mdelay(10);
792 timeout -= 10;
793 if (timeout <= 0) {
794 dprintf("device not ready on port #%d "
795 "(PORT_TFDATA = 0x%lx)\n", p, tmp);
796 ahci_stop_port(ai, p);
797 return(-1);
798 }
799 }
800 ddprintf("ahci_reset_port: PORT_TFDATA = 0x%lx\n", readl(port_mmio + PORT_TFDATA));
801
802 return(0);
803}
804
805/******************************************************************************
806 * Start specified port.
807 */
808int ahci_start_port(AD_INFO *ai, int p, int ei)
809{
810 u8 _far *port_mmio = port_base(ai, p);
811 u32 status;
812 //int timeout;
813
814 dprintf("ahci_start_port %d.%d\n", ad_no(ai), p);
815 /* check whether device presence is detected and link established */
816
817#if 0
818 /* wait for communication to be re-established after port reset */
819 timeout = 5000;
820 while (((status = readl(port_mmio + PORT_SCR_STAT)) & 3) != 3) {
821 mdelay(10);
822 timeout -= 10;
823 if (timeout <= 0) {
824 dprintf("ahci_start_port #%d (PORT_SCR_STAT = 0x%lx)\n", p, status);
825 return(-1);
826 }
827 }
828#endif
829
830 status = readl(port_mmio + PORT_SCR_STAT);
831 ddprintf("ahci_start_port: PORT_SCR_STAT = 0x%lx\n", status);
832 if ((status & 0xf) != 3) {
833 return(-1);
834 }
835
836 /* clear SError, if any */
837 status = readl(port_mmio + PORT_SCR_ERR);
838 ddprintf("ahci_start_port: PORT_SCR_ERR = 0x%lx\n", status);
839 writel(port_mmio + PORT_SCR_ERR, status);
840
841 /* enable FIS reception */
842 ahci_start_fis_rx(ai, p);
843
844 /* enable command engine */
845 ahci_start_engine(ai, p);
846
847 if (ei) {
848 /* clear any pending interrupts on this port */
849 if ((status = readl(port_mmio + PORT_IRQ_STAT)) != 0) {
850 writel(port_mmio + PORT_IRQ_STAT, status);
851 }
852
853 /* enable port interrupts */
854 writel(port_mmio + PORT_IRQ_MASK, PORT_IRQ_TF_ERR |
855 PORT_IRQ_HBUS_ERR |
856 PORT_IRQ_HBUS_DATA_ERR |
857 PORT_IRQ_IF_ERR |
858 PORT_IRQ_OVERFLOW |
859 PORT_IRQ_BAD_PMP |
860 PORT_IRQ_UNK_FIS |
861 PORT_IRQ_SDB_FIS |
862 PORT_IRQ_DMAS_FIS |
863 PORT_IRQ_PIOS_FIS |
864 PORT_IRQ_D2H_REG_FIS);
865 } else {
866 writel(port_mmio + PORT_IRQ_MASK, 0);
867 }
868 readl(port_mmio + PORT_IRQ_MASK); /* flush */
869
870 return(0);
871}
872
873/******************************************************************************
874 * Start port FIS reception. Copied from Linux AHCI driver and adopted to
875 * OS2AHCI.
876 */
877void ahci_start_fis_rx(AD_INFO *ai, int p)
878{
879 u8 _far *port_mmio = port_base(ai, p);
880 u32 port_dma = port_dma_base_phys(ai, p);
881 u32 tmp;
882
883 /* set command header and FIS address registers */
884 writel(port_mmio + PORT_LST_ADDR, port_dma + offsetof(AHCI_PORT_DMA, cmd_hdr));
885 writel(port_mmio + PORT_LST_ADDR_HI, 0);
886 writel(port_mmio + PORT_FIS_ADDR, port_dma + offsetof(AHCI_PORT_DMA, rx_fis));
887 writel(port_mmio + PORT_FIS_ADDR_HI, 0);
888
889 /* enable FIS reception */
890 tmp = readl(port_mmio + PORT_CMD);
891 tmp |= PORT_CMD_FIS_RX;
892 writel(port_mmio + PORT_CMD, tmp);
893
894 /* flush */
895 readl(port_mmio + PORT_CMD);
896}
897
898/******************************************************************************
899 * Start port HW engine. Copied from Linux AHCI driver and adopted to OS2AHCI.
900 */
901void ahci_start_engine(AD_INFO *ai, int p)
902{
903 u8 _far *port_mmio = port_base(ai, p);
904 u32 tmp;
905
906 /* start DMA */
907 tmp = readl(port_mmio + PORT_CMD);
908 tmp |= PORT_CMD_START;
909 writel(port_mmio + PORT_CMD, tmp);
910 readl(port_mmio + PORT_CMD); /* flush */
911}
912
913/******************************************************************************
914 * Stop specified port
915 */
916int ahci_stop_port(AD_INFO *ai, int p)
917{
918 u8 _far *port_mmio = port_base(ai, p);
919 u32 tmp;
920 int rc;
921
922 dprintf("ahci_stop_port %d.%d\n", ad_no(ai), p);
923
924 /* disable port interrupts */
925 writel(port_mmio + PORT_IRQ_MASK, 0);
926
927 /* disable FIS reception */
928 if ((rc = ahci_stop_fis_rx(ai, p)) != 0) {
929 dprintf("error: failed to stop FIS receive (%d)\n", rc);
930 return(rc);
931 }
932
933 /* disable command engine */
934 if ((rc = ahci_stop_engine(ai, p)) != 0) {
935 dprintf("error: failed to stop port HW engine (%d)\n", rc);
936 return(rc);
937 }
938
939 /* clear any pending port IRQs */
940 tmp = readl(port_mmio + PORT_IRQ_STAT);
941 if (tmp) {
942 writel(port_mmio + PORT_IRQ_STAT, tmp);
943 }
944 writel(ai->mmio + HOST_IRQ_STAT, 1UL << p);
945
946 /* reset PxSACT register (tagged command queues, not reset by COMRESET) */
947 writel(port_mmio + PORT_SCR_ACT, 0);
948 readl(port_mmio + PORT_SCR_ACT); /* flush */
949
950 return(0);
951}
952
953/******************************************************************************
954 * Stop port FIS reception. Copied from Linux AHCI driver and adopted to
955 * OS2AHCI.
956 *
957 * NOTE: This function uses a busy loop to wait for the DMA engine to stop. It
958 * should only be called at task time during initialization or in a
959 * context hook (e.g. when resetting a port).
960 */
961int ahci_stop_fis_rx(AD_INFO *ai, int p)
962{
963 u8 _far *port_mmio = port_base(ai, p);
964 int timeout = 1000;
965 u32 tmp;
966
967 /* disable FIS reception */
968 tmp = readl(port_mmio + PORT_CMD);
969 tmp &= ~PORT_CMD_FIS_RX;
970 writel(port_mmio + PORT_CMD, tmp);
971
972 /* wait for completion, spec says 500ms, give it 1000 */
973 while (timeout > 0 && (readl(port_mmio + PORT_CMD) & PORT_CMD_FIS_ON)) {
974 mdelay(10);
975 timeout -= 10;
976 }
977
978 return((timeout <= 0) ? -1 : 0);
979}
980
981/******************************************************************************
982 * Stop port HW engine. Copied from Linux AHCI driver and adopted to OS2AHCI.
983 *
984 * NOTE: This function uses a busy loop to wait for the DMA engine to stop. It
985 * should only be called at task time during initialization or in a
986 * context hook (e.g. when resetting a port).
987 */
988int ahci_stop_engine(AD_INFO *ai, int p)
989{
990 u8 _far *port_mmio = port_base(ai, p);
991 int timeout = 500;
992 u32 tmp;
993
994 tmp = readl(port_mmio + PORT_CMD);
995
996 /* check if the port is already stopped */
997 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0) {
998 return 0;
999 }
1000
1001 /* set port to idle */
1002 tmp &= ~PORT_CMD_START;
1003 writel(port_mmio + PORT_CMD, tmp);
1004
1005 /* wait for engine to stop. This could be as long as 500 msec */
1006 while (timeout > 0 && (readl(port_mmio + PORT_CMD) & PORT_CMD_LIST_ON)) {
1007 mdelay(10);
1008 timeout -= 10;
1009 }
1010
1011 return((timeout <= 0) ? -1 : 0);
1012}
1013
1014/******************************************************************************
1015 * Determine whether a port is busy executing commands.
1016 */
1017int ahci_port_busy(AD_INFO *ai, int p)
1018{
1019 u8 _far *port_mmio = port_base(ai, p);
1020
1021 return(readl(port_mmio + PORT_SCR_ACT) != 0 ||
1022 readl(port_mmio + PORT_CMD_ISSUE) != 0);
1023}
1024
1025/******************************************************************************
1026 * Execute AHCI command for given IORB. This includes all steps typically
1027 * required by any of the ahci_*() IORB processing functions.
1028 *
1029 * NOTE: In order to prevent race conditions with port restart and reset
1030 * handlers, we either need to keep the spinlock during the whole
1031 * operation or set the adapter's busy flag. Since the expectation
1032 * is that command preparation will be quick (it certainly doesn't
1033 * involve delays), we're going with the spinlock for the time being.
1034 */
1035void ahci_exec_iorb(IORBH _far *iorb, int ncq_capable,
1036 int (*func)(IORBH _far *, int))
1037{
1038 volatile u32 *cmds;
1039 ADD_WORKSPACE _far *aws = add_workspace(iorb);
1040 AD_INFO *ai = ad_infos + iorb_unit_adapter(iorb);
1041 P_INFO *port = ai->ports + iorb_unit_port(iorb);
1042 ULONG timeout;
1043 u8 _far *port_mmio = port_base(ai, iorb_unit_port(iorb));
1044 u16 cmd_max = ai->cmd_max;
1045 int i;
1046
1047 /* determine timeout in milliseconds */
1048 switch (iorb->Timeout) {
1049 case 0:
1050 timeout = DEFAULT_TIMEOUT;
1051 break;
1052 case 0xffffffffUL:
1053 timeout = 0xffffffffUL;
1054 break;
1055 default:
1056 timeout = iorb->Timeout * 1000;
1057 break;
1058 }
1059
1060 /* Enable AHCI mode; apparently, the AHCI mode may end up becoming
1061 * disabled, either during the boot sequence (by the BIOS) or by
1062 * something else. The Linux AHCI drivers have this call in the
1063 * command processing chain, and apparently for a good reason because
1064 * without this, commands won't be executed.
1065 */
1066 ahci_enable_ahci(ai);
1067
1068 /* determine whether this will be an NCQ request */
1069 aws->is_ncq = 0;
1070 if (ncq_capable && port->devs[iorb_unit_device(iorb)].ncq_max > 1 &&
1071 (ai->cap & HOST_CAP_NCQ) && !aws->no_ncq && init_complete) {
1072
1073 /* We can make this an NCQ request; limit command slots to the maximum
1074 * NCQ tag number reported by the device - 1. Why "minus one"? I seem to
1075 * recall an issue related to using all 32 tag numbers but can't quite
1076 * pinpoint it right now. One less won't make much of a difference...
1077 */
1078 aws->is_ncq = 1;
1079 if ((cmd_max = port->devs[iorb_unit_device(iorb)].ncq_max - 1) > ai->cmd_max) {
1080 cmd_max = ai->cmd_max;
1081 }
1082 ddprintf("NCQ command; cmd_max = %d->%d\n", (u16) ai->cmd_max, cmd_max);
1083 }
1084
1085 /* make sure adapter is available */
1086 spin_lock(drv_lock);
1087 if (!ai->busy) {
1088
1089 if (!init_complete) {
1090 /* no IRQ handlers or context hooks availabe at this point */
1091 ai->busy = 1;
1092 spin_unlock(drv_lock);
1093 ahci_exec_polled_iorb(iorb, func, timeout);
1094 ai->busy = 0;
1095 return;
1096 }
1097
1098 /* make sure we don't mix NCQ and regular commands */
1099 if (aws->is_ncq && port->reg_cmds == 0 || !aws->is_ncq && port->ncq_cmds == 0) {
1100
1101 /* Find next available command slot. We use a simple round-robin
1102 * algorithm for this to prevent commands with higher slot indexes
1103 * from stalling when new commands are coming in frequently.
1104 */
1105 cmds = (aws->is_ncq) ? &port->ncq_cmds : &port->reg_cmds;
1106 for (i = 0; i <= cmd_max; i++) {
1107 if (++(port->cmd_slot) > cmd_max) {
1108 port->cmd_slot = 0;
1109 }
1110 if ((*cmds & (1UL << port->cmd_slot)) == 0) {
1111 break;
1112 }
1113 }
1114
1115 if ((*cmds & (1UL << port->cmd_slot)) == 0) {
1116 /* found idle command slot; prepare command */
1117 if (func(iorb, port->cmd_slot)) {
1118 /* Command preparation failed, or no HW command required; IORB
1119 * will already have the error code if there was an error.
1120 */
1121 spin_unlock(drv_lock);
1122 iorb_done(iorb);
1123 return;
1124 }
1125
1126 /* start timer for this IORB */
1127 ADD_StartTimerMS(&aws->timer, timeout, (PFN) timeout_callback, iorb, 0);
1128
1129 /* issue command to hardware */
1130 *cmds |= (1UL << port->cmd_slot);
1131 aws->queued_hw = 1;
1132 aws->cmd_slot = port->cmd_slot;
1133
1134 ddprintf("issuing command on slot %d\n", port->cmd_slot);
1135 if (aws->is_ncq) {
1136 writel(port_mmio + PORT_SCR_ACT, (1UL << port->cmd_slot));
1137 readl(port_mmio + PORT_SCR_ACT); /* flush */
1138 }
1139 writel(port_mmio + PORT_CMD_ISSUE, (1UL << port->cmd_slot));
1140 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1141
1142 spin_unlock(drv_lock);
1143 return;
1144 }
1145 }
1146 }
1147
1148 /* requeue this IORB; it will be picked up again in trigger_engine() */
1149 aws->processing = 0;
1150 spin_unlock(drv_lock);
1151}
1152
1153/******************************************************************************
1154 * Execute polled IORB command. This function is called by ahci_exec_iorb()
1155 * when the initialization has not yet completed. The reasons for polling until
1156 * initialization has completed are:
1157 *
1158 * - We need to restore the BIOS configuration after we're done with this
1159 * command because someone might still call int 13h routines; sending
1160 * asynchronous commands and waiting for interrupts to indicate completion
1161 * won't work in such a scenario.
1162 * - Our context hooks won't work while the device managers are initializing
1163 * (they can't yield at init time).
1164 * - The device managers typically poll for command completion during
1165 * initialization so it won't make much of a difference, anyway.
1166 *
1167 * NOTE: This function must be called with the adapter-level busy flag set but
1168 * without the driver-level spinlock held.
1169 */
1170void ahci_exec_polled_iorb(IORBH _far *iorb, int (*func)(IORBH _far *, int),
1171 ULONG timeout)
1172{
1173 AHCI_PORT_CFG *pc = NULL;
1174 AD_INFO *ai = ad_infos + iorb_unit_adapter(iorb);
1175 int p = iorb_unit_port(iorb);
1176 u8 _far *port_mmio = port_base(ai, p);
1177
1178 /* enable AHCI mode */
1179 if (ahci_enable_ahci(ai) != 0) {
1180 iorb_seterr(iorb, IOERR_ADAPTER_NONSPECIFIC);
1181 goto restore_bios_config;
1182 }
1183
1184 /* check whether command slot 0 is available */
1185 if ((readl(port_mmio + PORT_CMD_ISSUE) & 1) != 0) {
1186 iorb_seterr(iorb, IOERR_DEVICE_BUSY);
1187 goto restore_bios_config;
1188 }
1189
1190 /* save port configuration */
1191 if ((pc = ahci_save_port_config(ai, p)) == NULL) {
1192 iorb_seterr(iorb, IOERR_CMD_SW_RESOURCE);
1193 goto restore_bios_config;
1194 }
1195
1196 /* restart/reset port (includes the necessary port configuration) */
1197 if ((ai->bios_config[HOST_CTL / sizeof(u32)] & HOST_AHCI_EN) == 0 &&
1198 ai->pci->vendor == PCI_VENDOR_ID_INTEL) {
1199 /* As outlined in ahci_restore_bios_config(), switching back and
1200 * forth between SATA and AHCI mode requires a COMRESET to force
1201 * the corresponding controller subsystem to rediscover attached
1202 * devices. Thus, we'll reset the port instead of stopping and
1203 * starting it.
1204 */
1205 if (ahci_reset_port(ai, p, 0)) {
1206 iorb_seterr(iorb, IOERR_ADAPTER_NONSPECIFIC);
1207 goto restore_bios_config;
1208 }
1209
1210 } else if (ahci_stop_port(ai, p) || ahci_start_port(ai, p, 0)) {
1211 iorb_seterr(iorb, IOERR_ADAPTER_NONSPECIFIC);
1212 goto restore_bios_config;
1213 }
1214
1215 /* prepare command */
1216 if (func(iorb, 0) == 0) {
1217 /* successfully prepared cmd; issue cmd and wait for completion */
1218 ddprintf("executing polled cmd on slot 0...");
1219 writel(port_mmio + PORT_CMD_ISSUE, 1);
1220 timeout /= 10;
1221 while (timeout > 0 && (readl(port_mmio + PORT_CMD_ISSUE) & 1)) {
1222 mdelay(10);
1223 timeout--;
1224 }
1225 ddprintf(" done (time left = %ld)\n", timeout * 10);
1226
1227 if (timeout == 0) {
1228 dprintf("timeout for IORB %Fp\n", iorb);
1229 iorb_seterr(iorb, IOERR_ADAPTER_TIMEOUT);
1230
1231 } else if (readl(port_mmio + PORT_SCR_ERR) != 0 ||
1232 readl(port_mmio + PORT_TFDATA) & 0x89) {
1233 dprintf("polled cmd error for IORB %Fp\n", iorb);
1234 iorb_seterr(iorb, IOERR_DEVICE_NONSPECIFIC);
1235 ahci_reset_port(ai, iorb_unit_port(iorb), 0);
1236
1237 } else {
1238 /* successfully executed command */
1239 if (add_workspace(iorb)->ppfunc != NULL) {
1240 add_workspace(iorb)->ppfunc(iorb);
1241 } else {
1242 add_workspace(iorb)->complete = 1;
1243 }
1244 }
1245 }
1246
1247restore_bios_config:
1248 /* restore BIOS configuration */
1249 if (pc != NULL) {
1250 ahci_restore_port_config(ai, p, pc);
1251 }
1252 ahci_restore_bios_config(ai);
1253
1254 if (add_workspace(iorb)->complete | (iorb->Status | IORB_ERROR)) {
1255 iorb_done(iorb);
1256 }
1257 return;
1258}
1259
1260/******************************************************************************
1261 * Execute polled ATA/ATAPI command. This function will block until the command
1262 * has completed or the timeout has expired, thus it should only be used during
1263 * initialization. Furthermore, it will always use command slot zero.
1264 *
1265 * The difference to ahci_exec_polled_iorb() is that this function executes
1266 * arbitrary ATA/ATAPI commands outside the context of an IORB. It's typically
1267 * used when scanning for devices during initialization.
1268 */
1269int ahci_exec_polled_cmd(AD_INFO *ai, int p, int d, int timeout, int cmd, ...)
1270{
1271 va_list va;
1272 u8 _far *port_mmio = port_base(ai, p);
1273 u32 tmp;
1274 int rc;
1275
1276 /* verify that command slot 0 is idle */
1277 if (readl(port_mmio + PORT_CMD_ISSUE) & 1) {
1278 ddprintf("port %d slot 0 is not idle; not executing polled cmd\n", p);
1279 return(-1);
1280 }
1281
1282 /* fill in command slot 0 */
1283 va_start(va, cmd);
1284 if ((rc = v_ata_cmd(ai, p, d, 0, cmd, va)) != 0) {
1285 return(rc);
1286 }
1287
1288 /* start command execution for slot 0 */
1289 ddprintf("executing polled cmd...");
1290 writel(port_mmio + PORT_CMD_ISSUE, 1);
1291
1292 /* wait until command has completed */
1293 while (timeout > 0 && (readl(port_mmio + PORT_CMD_ISSUE) & 1)) {
1294 mdelay(10);
1295 timeout -= 10;
1296 }
1297 ddprintf(" done (time left = %d)\n", timeout);
1298
1299 /* check error condition */
1300 if ((tmp = readl(port_mmio + PORT_SCR_ERR)) != 0) {
1301 dprintf("SERR = 0x%08lx\n", tmp);
1302 timeout = 0;
1303 }
1304 if (((tmp = readl(port_mmio + PORT_TFDATA)) & 0x89) != 0) {
1305 dprintf("TFDATA = 0x%08lx\n", tmp);
1306 timeout = 0;
1307 }
1308
1309 if (timeout <= 0) {
1310 ahci_reset_port(ai, p, 0);
1311 return(-1);
1312 }
1313 return(0);
1314}
1315
1316/******************************************************************************
1317 * Flush write cache of the specified device. Since there's no equivalent IORB
1318 * command, we'll execute this command directly using polling. Otherwise, we
1319 * would have to create a fake IORB, add it to the port's IORB queue, ...
1320 *
1321 * Besides, this function is only called when shutting down and the code there
1322 * would have to wait for the flush cache command to complete as well, using
1323 * polling just the same...
1324 */
1325int ahci_flush_cache(AD_INFO *ai, int p, int d)
1326{
1327 if (!ai->ports[p].devs[d].atapi) {
1328 dprintf("flushing cache on %d.%d.%d\n", ad_no(ai), p, d);
1329 return(ahci_exec_polled_cmd(ai, p, d, 30000,
1330 ai->ports[p].devs[d].lba48 ? ATA_CMD_FLUSH_EXT
1331 : ATA_CMD_FLUSH,
1332 AP_END));
1333 }
1334 return 0;
1335}
1336
1337/******************************************************************************
1338 * Set device into IDLE mode (spin down); this was used during
1339 * debugging/testing and is now unused; it's still there in case we need it
1340 * again...
1341 *
1342 * If 'idle' is != 0, the idle timeout is set to 5 seconds, otherwise it
1343 * is turned off.
1344 */
1345int ahci_set_dev_idle(AD_INFO *ai, int p, int d, int idle)
1346{
1347 ddprintf("sending IDLE=%d command to port %d\n", idle, p);
1348 return ahci_exec_polled_cmd(ai, p, d, 500, ATA_CMD_IDLE, AP_COUNT,
1349 idle ? 1 : 0, AP_END);
1350}
1351
1352/******************************************************************************
1353 * AHCI top-level hardware interrupt handler. This handler finds the adapters
1354 * and ports which have issued the interrupt and calls the corresponding
1355 * port interrupt handler.
1356 *
1357 * On entry, OS/2 will have processor interrupts enabled because we're using
1358 * shared IRQs but we won't be preempted by another interrupt on the same
1359 * IRQ level until we indicated EOI. We'll keep it this way, only requesting
1360 * the driver-level spinlock when actually changing the driver state (IORB
1361 * queues, ...)
1362 *
1363 * NOTE: OS/2 expects the carry flag set upon return from an interrupt
1364 * handler if the interrupt has not been handled. We do this by
1365 * shifting the return code from this function one bit to the right,
1366 * thus the return code must set bit 0 in this case.
1367 */
1368int ahci_intr(u16 irq)
1369{
1370 u32 irq_stat;
1371 int handled = 0;
1372 int a;
1373 int p;
1374
1375 /* find adapter(s) with pending interrupts */
1376 for (a = 0; a < ad_info_cnt; a++) {
1377 AD_INFO *ai = ad_infos + a;
1378
1379 if (ai->irq == irq && (irq_stat = readl(ai->mmio + HOST_IRQ_STAT)) != 0) {
1380 /* this adapter has interrupts pending */
1381 u32 irq_masked = irq_stat & ai->port_map;
1382
1383 for (p = 0; p <= ai->port_max; p++) {
1384 if (irq_masked & (1UL << p)) {
1385 ahci_port_intr(ai, p);
1386 }
1387 }
1388
1389 /* clear interrupt condition on the adapter */
1390 writel(ai->mmio + HOST_IRQ_STAT, irq_stat);
1391 readl(ai->mmio + HOST_IRQ_STAT); /* flush */
1392 handled = 1;
1393 }
1394 }
1395
1396 if (handled) {
1397 /* Trigger state machine to process next IORBs, if any. Due to excessive
1398 * IORB requeue operations (e.g. when processing large unaligned reads or
1399 * writes), we may be stacking interrupts on top of each other. If we
1400 * detect this, we'll pass this on to the engine context hook.
1401 *
1402 * Rousseau:
1403 * The "Physycal Device Driver Reference" states that it's a good idea
1404 * to disable interrupts before doing EOI so that it can proceed for this
1405 * level without being interrupted, which could cause stacked interrupts,
1406 * possibly exhausting the interrupt stack.
1407 * (?:\IBMDDK\DOCS\PDDREF.INF->Device Helper (DevHlp) Services)->EOI)
1408 *
1409 * This is what seemed to happen when running in VirtualBox.
1410 * Since in VBox the AHCI-controller is a software implementation, it is
1411 * just not fast enough to handle a large bulk of requests, like when JFS
1412 * flushes it's caches.
1413 *
1414 * Cross referencing with DANIS506 shows she does the same in the
1415 * state-machine code in s506sm.c around line 244; disable interrupts
1416 * before doing the EOI.
1417 *
1418 * Comments on the disable() function state that SMP systems should use
1419 * a spinlock, but putting the EOI before spin_unlock() did not solve the
1420 * VBox ussue. This is probably because spin_unlock() enables interrupts,
1421 * which implies we need to return from this handler with interrupts
1422 * disabled.
1423 */
1424 if ((u16) (u32) (void _far *) &irq_stat < 0xf000) {
1425 ddprintf("IRQ stack running low; arming engine context hook\n");
1426 /* Rousseau:
1427 * A context hook cannot be re-armed before it has completed.
1428 * (?:\IBMDDK\DOCS\PDDREF.INF->Device Helper (DevHlp) Services)->ArmCtxHook)
1429 * Also, it is executed at task-time, thus in the context of some
1430 * application thread. Stacked interrupts with a stack below the
1431 * threshold specified above, (0xf000), will repeatly try to arm the
1432 * context hook, but since we are in an interrupted interrupt handler,
1433 * it's highly unlikely the hook has completed.
1434 * So, possibly only the first arming is succesful and subsequent armings
1435 * will fail because no task-time thread has run between the stacked
1436 * interrupts. One hint would be that if the dispatching truely worked,
1437 * excessive stacked interrupts in VBox would not be a problem.
1438 * This needs some more investigation.
1439 */
1440 DevHelp_ArmCtxHook(0, engine_ctxhook_h);
1441// DevHelp_EOI(irq);
1442 } else {
1443 spin_lock(drv_lock);
1444 trigger_engine();
1445// DevHelp_EOI(irq);
1446 spin_unlock(drv_lock);
1447 }
1448 /* disable interrupts to prevent stacking. (See comments above) */
1449 disable();
1450 /* complete the interrupt */
1451 DevHelp_EOI(irq);
1452 return(0);
1453 } else {
1454 return(1);
1455 }
1456}
1457
1458/******************************************************************************
1459 * AHCI port-level interrupt handler. As described above, processor interrupts
1460 * are enabled on entry thus we have to protect shared resources with a
1461 * spinlock.
1462 */
1463void ahci_port_intr(AD_INFO *ai, int p)
1464{
1465 IORB_QUEUE done_queue;
1466 IORBH _far *iorb;
1467 IORBH _far *next = NULL;
1468 u8 _far *port_mmio = port_base(ai, p);
1469 u32 irq_stat;
1470 u32 active_cmds;
1471 u32 done_mask;
1472
1473 ddprintf("port interrupt for adapter #%d, port #%d, stack frame %Fp\n", ad_no(ai),
1474 p, (void _far *) &done_queue);
1475 memset(&done_queue, 0x00, sizeof(done_queue));
1476
1477 /* get interrupt status and clear it right away */
1478 irq_stat = readl(port_mmio + PORT_IRQ_STAT);
1479 writel(port_mmio + PORT_IRQ_STAT, irq_stat);
1480 readl(port_mmio + PORT_IRQ_STAT); /* flush */
1481
1482 if (irq_stat & PORT_IRQ_ERROR) {
1483 /* this is an error interrupt;
1484 * disable port interrupts to avoid IRQ storm until error condition
1485 * has been cleared by the restart handler
1486 */
1487 writel(port_mmio + PORT_IRQ_MASK, 0);
1488 ahci_error_intr(ai, p, irq_stat);
1489 return;
1490 }
1491
1492 spin_lock(drv_lock);
1493
1494 /* Find out which command slots have completed. Since error recovery for
1495 * NCQ commands interfers with non-NCQ commands, the upper layers will
1496 * make sure there's never a mixture of NCQ and non-NCQ commands active
1497 * on any port at any given time. This makes it easier to find out which
1498 * commands have completed, too.
1499 */
1500 if (ai->ports[p].ncq_cmds != 0) {
1501 active_cmds = readl(port_mmio + PORT_SCR_ACT);
1502 done_mask = ai->ports[p].ncq_cmds ^ active_cmds;
1503 ddprintf("[ncq_cmds]: active_cmds = 0x%08lx, done_mask = 0x%08lx\n",
1504 active_cmds, done_mask);
1505 } else {
1506 active_cmds = readl(port_mmio + PORT_CMD_ISSUE);
1507 done_mask = ai->ports[p].reg_cmds ^ active_cmds;
1508 ddprintf("[reg_cmds]: active_cmds = 0x%08lx, done_mask = 0x%08lx\n",
1509 active_cmds, done_mask);
1510 }
1511
1512 /* Find the IORBs related to the completed commands and complete them.
1513 *
1514 * NOTES: The spinlock must not be released while in this loop to prevent
1515 * race conditions with timeout handlers or other threads in SMP
1516 * systems.
1517 *
1518 * Since we hold the spinlock when IORBs complete, we can't call the
1519 * IORB notification routine right away because this routine might
1520 * schedule another IORB which could cause a deadlock. Thus, we'll
1521 * add all IORBs to be completed to a temporary queue which will be
1522 * processed after releasing the spinlock.
1523 */
1524 for (iorb = ai->ports[p].iorb_queue.root; iorb != NULL; iorb = next) {
1525 ADD_WORKSPACE _far *aws = (ADD_WORKSPACE _far *) &iorb->ADDWorkSpace;
1526 next = iorb->pNxtIORB;
1527 if (aws->queued_hw && (done_mask & (1UL << aws->cmd_slot))) {
1528 /* this hardware command has completed */
1529 ai->ports[p].ncq_cmds &= ~(1UL << aws->cmd_slot);
1530 ai->ports[p].reg_cmds &= ~(1UL << aws->cmd_slot);
1531
1532 /* call post-processing function, if any */
1533 if (aws->ppfunc != NULL) {
1534 aws->ppfunc(iorb);
1535 } else {
1536 aws->complete = 1;
1537 }
1538
1539 if (aws->complete) {
1540 /* this IORB is complete; move IORB to our temporary done queue */
1541 iorb_queue_del(&ai->ports[p].iorb_queue, iorb);
1542 iorb_queue_add(&done_queue, iorb);
1543 aws_free(add_workspace(iorb));
1544 }
1545 }
1546 }
1547
1548 spin_unlock(drv_lock);
1549
1550 /* complete all IORBs in the done queue */
1551 for (iorb = done_queue.root; iorb != NULL; iorb = next) {
1552 next = iorb->pNxtIORB;
1553 iorb_complete(iorb);
1554 }
1555}
1556
1557/******************************************************************************
1558 * AHCI error interrupt handler. Errors include interface errors and device
1559 * errors (usually triggered by the error bit in the AHCI task file register).
1560 *
1561 * Since this involves long-running operations such as restarting or even
1562 * resetting a port, this function is invoked at task time via a context
1563 * hook.
1564 *
1565 * NOTE: AHCI controllers stop all processing when encountering an error
1566 * condition in order to give the driver time to find out what exactly
1567 * went wrong. This means no new commands will be processed until we
1568 * clear the error register and restore the "commands issued" register.
1569 */
1570void ahci_error_intr(AD_INFO *ai, int p, u32 irq_stat)
1571{
1572 int reset_port = 0;
1573
1574 /* Handle adapter and interface errors. Those typically require a port
1575 * reset, or worse.
1576 */
1577 if (irq_stat & PORT_IRQ_UNK_FIS) {
1578 u32 _far *unk = (u32 _far *) (port_dma_base(ai, p)->rx_fis + RX_FIS_UNK);
1579 dprintf("warning: unknown FIS %08lx %08lx %08lx %08lx\n",
1580 unk[0], unk[1], unk[2], unk[3]);
1581 reset_port = 1;
1582 }
1583 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1584 dprintf("warning: host bus [data] error for port #%d\n", p);
1585 reset_port = 1;
1586 }
1587 if (irq_stat & PORT_IRQ_IF_ERR && !(ai->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)) {
1588 dprintf("warning: interface fatal error for port #%d\n", p);
1589 reset_port = 1;
1590 }
1591 if (reset_port) {
1592 /* need to reset the port; leave this to the reset context hook */
1593
1594 ports_to_reset[ad_no(ai)] |= 1UL << p;
1595 DevHelp_ArmCtxHook(0, reset_ctxhook_h);
1596
1597 /* no point analyzing device errors after a reset... */
1598 return;
1599 }
1600
1601 dprintf("port #%d interrupt error status: 0x%08lx; restarting port\n",
1602 p, irq_stat);
1603
1604 /* Handle device-specific errors. Those errors typically involve restarting
1605 * the corresponding port to resume operations which can take some time,
1606 * thus we need to offload this functionality to the restart context hook.
1607 */
1608 ports_to_restart[ad_no(ai)] |= 1UL << p;
1609 DevHelp_ArmCtxHook(0, restart_ctxhook_h);
1610}
1611
1612/******************************************************************************
1613 * Get device or media geometry. Device and media geometry are expected to be
1614 * the same for non-removable devices.
1615 */
1616void ahci_get_geometry(IORBH _far *iorb)
1617{
1618 dprintf("ahci_get_geometry(%d.%d.%d)\n", (int) iorb_unit_adapter(iorb),
1619 (int) iorb_unit_port(iorb), (int) iorb_unit_device(iorb));
1620
1621 ahci_exec_iorb(iorb, 0, cmd_func(iorb, get_geometry));
1622}
1623
1624/******************************************************************************
1625 * Test whether unit is ready.
1626 */
1627void ahci_unit_ready(IORBH _far *iorb)
1628{
1629 dprintf("ahci_unit_ready(%d.%d.%d)\n", (int) iorb_unit_adapter(iorb),
1630 (int) iorb_unit_port(iorb), (int) iorb_unit_device(iorb));
1631
1632 ahci_exec_iorb(iorb, 0, cmd_func(iorb, unit_ready));
1633}
1634
1635/******************************************************************************
1636 * Read sectors from AHCI device.
1637 */
1638void ahci_read(IORBH _far *iorb)
1639{
1640 dprintf("ahci_read(%d.%d.%d, %ld, %ld)\n", (int) iorb_unit_adapter(iorb),
1641 (int) iorb_unit_port(iorb), (int) iorb_unit_device(iorb),
1642 (long) ((IORB_EXECUTEIO _far *) iorb)->RBA,
1643 (long) ((IORB_EXECUTEIO _far *) iorb)->BlockCount);
1644
1645 ahci_exec_iorb(iorb, 1, cmd_func(iorb, read));
1646}
1647
1648/******************************************************************************
1649 * Verify readability of sectors on AHCI device.
1650 */
1651void ahci_verify(IORBH _far *iorb)
1652{
1653 dprintf("ahci_verify(%d.%d.%d, %ld, %ld)\n", (int) iorb_unit_adapter(iorb),
1654 (int) iorb_unit_port(iorb), (int) iorb_unit_device(iorb),
1655 (long) ((IORB_EXECUTEIO _far *) iorb)->RBA,
1656 (long) ((IORB_EXECUTEIO _far *) iorb)->BlockCount);
1657
1658 ahci_exec_iorb(iorb, 0, cmd_func(iorb, verify));
1659}
1660
1661/******************************************************************************
1662 * Write sectors to AHCI device.
1663 */
1664void ahci_write(IORBH _far *iorb)
1665{
1666 dprintf("ahci_write(%d.%d.%d, %ld, %ld)\n", (int) iorb_unit_adapter(iorb),
1667 (int) iorb_unit_port(iorb), (int) iorb_unit_device(iorb),
1668 (long) ((IORB_EXECUTEIO _far *) iorb)->RBA,
1669 (long) ((IORB_EXECUTEIO _far *) iorb)->BlockCount);
1670
1671 ahci_exec_iorb(iorb, 1, cmd_func(iorb, write));
1672}
1673
1674/******************************************************************************
1675 * Execute SCSI (ATAPI) command.
1676 */
1677void ahci_execute_cdb(IORBH _far *iorb)
1678{
1679 int a = iorb_unit_adapter(iorb);
1680 int p = iorb_unit_port(iorb);
1681 int d = iorb_unit_device(iorb);
1682
1683 dphex(((IORB_ADAPTER_PASSTHRU _far *) iorb)->pControllerCmd,
1684 ((IORB_ADAPTER_PASSTHRU _far *) iorb)->ControllerCmdLen,
1685 "ahci_execute_cdb(%d.%d.%d): ", a, p, d);
1686
1687 if (ad_infos[a].ports[p].devs[d].atapi) {
1688 ahci_exec_iorb(iorb, 0, atapi_execute_cdb);
1689 } else {
1690 iorb_seterr(iorb, IOERR_CMD_NOT_SUPPORTED);
1691 iorb_done(iorb);
1692 }
1693}
1694
1695/******************************************************************************
1696 * Execute ATA command. Please note that this is allowed for both ATA and
1697 * ATAPI devices because ATAPI devices will process some ATA commands as well.
1698 */
1699void ahci_execute_ata(IORBH _far *iorb)
1700{
1701 int a = iorb_unit_adapter(iorb);
1702 int p = iorb_unit_port(iorb);
1703 int d = iorb_unit_device(iorb);
1704
1705 dphex(((IORB_ADAPTER_PASSTHRU _far *) iorb)->pControllerCmd,
1706 ((IORB_ADAPTER_PASSTHRU _far *) iorb)->ControllerCmdLen,
1707 "ahci_execute_ata(%d.%d.%d): ", a, p, d);
1708
1709 ahci_exec_iorb(iorb, 0, ata_execute_ata);
1710}
1711
1712/******************************************************************************
1713 * Set up device attached to the specified port based on ATA_IDENTFY_DEVICE or
1714 * ATA_IDENTFY_PACKET_DEVICE data.
1715 *
1716 * NOTE: Port multipliers are not supported, yet, thus the device number is
1717 * expected to be 0 for the time being.
1718 */
1719static void ahci_setup_device(AD_INFO *ai, int p, int d, u16 *id_buf)
1720{
1721 DEVICESTRUCT ds;
1722 ADJUNCT adj;
1723 HDEVICE dh;
1724 char dev_name[RM_MAX_PREFIX_LEN+ATA_ID_PROD_LEN+1];
1725 static u8 total_dev_cnt;
1726
1727 if (ai->port_max < p) {
1728 ai->port_max = p;
1729 }
1730 if (ai->ports[p].dev_max < d) {
1731 ai->ports[p].dev_max = d;
1732 }
1733 memset(ai->ports[p].devs + d, 0x00, sizeof(*ai->ports[p].devs));
1734
1735 /* set generic device information (assuming an ATA disk device for now) */
1736 ai->ports[p].devs[d].present = 1;
1737 ai->ports[p].devs[d].removable = (id_buf[ATA_ID_CONFIG] & 0x0080U) != 0;
1738 ai->ports[p].devs[d].dev_type = UIB_TYPE_DISK;
1739
1740 if (id_buf[ATA_ID_CONFIG] & 0x8000U) {
1741 /* this is an ATAPI device; augment device information */
1742 ai->ports[p].devs[d].atapi = 1;
1743 ai->ports[p].devs[d].atapi_16 = (id_buf[ATA_ID_CONFIG] & 0x0001U) != 0;
1744 ai->ports[p].devs[d].dev_type = (id_buf[ATA_ID_CONFIG] & 0x1f00U) >> 8;
1745 ai->ports[p].devs[d].ncq_max = 1;
1746
1747 } else {
1748 /* complete ATA-specific device information */
1749 if (enable_ncq[ad_no(ai)][p]) {
1750 ai->ports[p].devs[d].ncq_max = id_buf[ATA_ID_QUEUE_DEPTH] & 0x001fU;
1751 }
1752 if (ai->ports[p].devs[d].ncq_max < 1) {
1753 /* NCQ not enabled for this device, or device doesn't support NCQ */
1754 ai->ports[p].devs[d].ncq_max = 1;
1755 }
1756 if (id_buf[ATA_ID_CFS_ENABLE_2] & 0x0400U) {
1757 ai->ports[p].devs[d].lba48 = 1;
1758 }
1759 }
1760
1761 dprintf("found device %d.%d.%d: removable = %d, dev_type = %d, atapi = %d, "
1762 "ncq_max = %d\n", ad_no(ai), p, d,
1763 ai->ports[p].devs[d].removable,
1764 ai->ports[p].devs[d].dev_type,
1765 ai->ports[p].devs[d].atapi,
1766 ai->ports[p].devs[d].ncq_max);
1767
1768 /* add device to resource manager; we don't really care about errors here */
1769 memset(&ds, 0x00, sizeof(ds));
1770 memset(&adj, 0x00, sizeof(adj));
1771
1772 adj.pNextAdj = NULL;
1773 adj.AdjLength = sizeof(adj);
1774 adj.AdjType = ADJ_ADD_UNIT;
1775 adj.Add_Unit.ADDHandle = rm_drvh;
1776 adj.Add_Unit.UnitHandle = (USHORT) total_dev_cnt;
1777
1778 /* create Resource Manager device key string;
1779 * we distinguish only HDs and CD drives for now
1780 */
1781 if (ai->ports[p].devs[d].removable) {
1782 sprintf(dev_name, RM_CD_PREFIX "%s", p, d, ata_dev_name(id_buf));
1783 } else {
1784 sprintf(dev_name, RM_HD_PREFIX "%s", p, d, ata_dev_name(id_buf));
1785 }
1786
1787 ds.DevDescriptName = dev_name;
1788 ds.DevFlags = (ai->ports[p].devs[d].removable) ? DS_REMOVEABLE_MEDIA
1789 : DS_FIXED_LOGICALNAME;
1790 ds.DevType = ai->ports[p].devs[d].dev_type;
1791 ds.pAdjunctList = &adj;
1792
1793 RMCreateDevice(rm_drvh, &dh, &ds, ai->rm_adh, NULL);
1794
1795 total_dev_cnt++;
1796
1797 /* try to detect virtualbox environment to enable a hack for IRQ routing */
1798 if (ai == ad_infos && ai->pci->vendor == 0x8086 && ai->pci->device == 0x2829 &&
1799 !memcmp(ata_dev_name(id_buf), "VBOX HARDDISK", 13)) {
1800 /* running inside virtualbox */
1801 pci_hack_virtualbox();
1802 }
1803}
1804
1805
Note: See TracBrowser for help on using the repository browser.